5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS

被引:1
|
作者
Shi, Si [1 ]
Wang, Zhigong [1 ]
Zhang, Changchun [1 ]
Miao, Peng [1 ]
Tang, Lu [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Multiplexer; Clock generation circuit; Clock and data recovery; Phase/frequency detector; Ring voltage-controlled oscillator; Pulse width distortion;
D O I
10.1007/s10470-012-9859-y
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 5 Gb/s 2:1 full-rate multiplexer (MUX) has been designed and fabricated in SMIC 0.18-mu m CMOS process. A clock generation circuit (CGC) is also integrated to provide the MUX with both 2.5 and 5-GHz clock signals. The CGC is realized by a clock and data recovery (CDR) loop with a divide-by-2 frequency divider embedded in, where the two required clocks are obtained after and before the divider, respectively. In addition, the phase relation between data and clock is assured automatically by CDR feedback loop and the precise layout. The whole chip area is 812 x 675 mu m, including pads. At a single supply voltage of 1.8 V, the total power consumption is 162 mW with an input sensitivity of <25 mV and a single-ended output swing of above 300 mV. And due to the full-rate architecture, the pulse width distortion (PWD) with multiplexed data is removed. The measured results also show that the circuit can work reliably at any input data rate between 2.46 and 2.9 Gb/s without need for external components, reference clock, or manual phase alignment between data and clock.
引用
收藏
页码:469 / 480
页数:12
相关论文
共 48 条
  • [31] A 40-gb/s clock and data recovery circuit in 0.18-μm CMOS technology (vol 38, pg 2181, 2003)
    Lee, J
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 559 - 559
  • [32] Power Optimization of an 11.75-Gb/s Combined Decision Feedback Equalizer and Clock Data Recovery Circuit in 0.18-μm CMOS
    Li, Lijun
    Green, Michael M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (03) : 441 - 450
  • [33] A 5-Gbit/s Clock- and Data-Recovery Circuit With 1/8-Rate Linear Phase Detector in 0.18-μm CMOS Technology
    Seo, Young-Suk
    Lee, Jang-Woo
    Kim, Hong-Jung
    Yoo, Changsik
    Lee, Jae-Jin
    Jeong, Chun-Seok
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (01) : 6 - 10
  • [34] A 26-28-Gb/s Full-Rate Clock and Data Recovery Circuit With Embedded Equalizer in 65-nm CMOS
    Sun, Li
    Pan, Quan
    Wang, Keh-Chung
    Yue, C. Patrick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (07) : 2139 - 2149
  • [35] An 8.2-to-10.3Gb/s Full-Rate Linear Reference-less CDR Without Frequency Detector in 0.18μm CMOS
    Huang, Sui
    Cao, Jun
    Green, Michael M.
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 152 - +
  • [36] SiGe-HBT-based 54-Gb/s 4:1 multiplexer IC with full-rate clock for serial communication systems
    Masuda, T
    Ohhata, K
    Shiramizu, N
    Ohue, E
    Oda, K
    Hayami, R
    Shimamoto, H
    Kondo, M
    Harada, T
    Washio, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 791 - 795
  • [37] A 5-Gb/s 1/8-rate CMOS clock and data recovery circuit
    Kwon, JK
    Heo, TK
    Cho, SB
    Park, SM
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 293 - 296
  • [38] 1.25/2.5-Gb/s dual bit-rate burst-mode clock recovery circuits in 0.18-μm CMOS technology
    Han, Pyung-Su
    Choi, Woo-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (01) : 38 - 42
  • [39] A Full-Rate 40 Gb/s Clock and Data Recovery with Resonator-Based Frequency-Doubling Mechanism in 0.13-μm CMOS
    Chong, Joseph
    Ha, Dong Sam
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1438 - 1441
  • [40] A 20-Gb/s 2-to-1 MUX and a 40-GHz VCO in 0.18-μm CMOS technology
    Lee, J
    Ding, JY
    Cheng, TY
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 136 - 139