5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS

被引:1
|
作者
Shi, Si [1 ]
Wang, Zhigong [1 ]
Zhang, Changchun [1 ]
Miao, Peng [1 ]
Tang, Lu [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Multiplexer; Clock generation circuit; Clock and data recovery; Phase/frequency detector; Ring voltage-controlled oscillator; Pulse width distortion;
D O I
10.1007/s10470-012-9859-y
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 5 Gb/s 2:1 full-rate multiplexer (MUX) has been designed and fabricated in SMIC 0.18-mu m CMOS process. A clock generation circuit (CGC) is also integrated to provide the MUX with both 2.5 and 5-GHz clock signals. The CGC is realized by a clock and data recovery (CDR) loop with a divide-by-2 frequency divider embedded in, where the two required clocks are obtained after and before the divider, respectively. In addition, the phase relation between data and clock is assured automatically by CDR feedback loop and the precise layout. The whole chip area is 812 x 675 mu m, including pads. At a single supply voltage of 1.8 V, the total power consumption is 162 mW with an input sensitivity of <25 mV and a single-ended output swing of above 300 mV. And due to the full-rate architecture, the pulse width distortion (PWD) with multiplexed data is removed. The measured results also show that the circuit can work reliably at any input data rate between 2.46 and 2.9 Gb/s without need for external components, reference clock, or manual phase alignment between data and clock.
引用
收藏
页码:469 / 480
页数:12
相关论文
共 48 条
  • [41] A 20-Gb/s Full-Rate 27-1 PRBS Generator Integrated with 20-GHz PLL in 0.13-μm CMOS
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Jeong, Deog-Kyoon
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 221 - +
  • [42] Fully Integrated 2-GHz LNA with On-chip matching for Multi-standard Mobile Receiver using 0.18 μm CMOS Technology
    Mustaffa, Mohd Tafir
    Zayegh, Aladin
    Veljanovski, Ronny
    Stojcevksi, Alex
    Zulkifli, Tun Zainal Azni
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 624 - +
  • [43] A 0.13-μm CMOS resonator-based frequency-doubling mechanism for clock recovery in a full-rate 40 Gb/s optical receiver
    Chong, Joseph
    Pour, Fariborz Lohrabi
    Ha, Dong Sam
    MICROELECTRONICS JOURNAL, 2021, 114
  • [44] A 50-Gbit/s 450-mW full-rate 4:1 multiplexer with multiphase clock architecture in 0.13-μm InPHEMT technology
    Suzuki, Toshihide
    Kawano, Yoichi
    Nakasha, Yasuhiro
    Yamaura, Shinji
    Takahashi, Tsuyoshi
    Makiyama, Kozo
    Hirose, Tatsuya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 637 - 646
  • [45] 43Gb/s full-rate-clock 16:1 multiplexer and 1:16 demultiplexer with SFI-5 interface in SiGeBiCMOS technology
    Koyama, A
    Harada, T
    Yamashita, H
    Takeyari, R
    Shiramizu, N
    Ishikawa, K
    Ito, M
    Suzuki, S
    Yamashita, T
    Yabuki, S
    Ando, H
    Aida, T
    Watanabe, K
    Ohhata, K
    Takeuchi, S
    Chiba, H
    Ito, A
    Yoshioka, H
    Kubota, A
    Takahashi, T
    Nii, H
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 232 - +
  • [46] Fully integrated OOK-powered pad-less deep sub-wavelength-sized 5-GHz RFID with on-chip antenna using adiabatic logic in 0.18μm CMOS
    Toeda, Yuta
    Fujimaki, Takumi
    Hamada, Mototsugu
    Kuroda, Tadahiro
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 27 - 28
  • [47] An Integrated 60GHz 5Gb/s QPSK Transmitter with On-Chip T/R Switch and Fully-Differential PLL Frequency Synthesizer in 65nm CMOS
    Kuang, Lixue
    Chi, Baoyong
    Chen, Lei
    Wei, Meng
    Yu, Xiaobao
    Wang, Zhihua
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 413 - 416
  • [48] A Fully-Integrated Half-Duplex Data/Power Transfer System with up to 40Mb/s Data Rate, 23mW Output Power and On-Chip 5kV Galvanic Isolation
    Lombardo, Pierpaolo
    Fiore, Vincenzo
    Ragonese, Egidio
    Palmisano, Giuseppe
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 300 - U418