5 Gb/s 2:1 fully-integrated full-rate multiplexer with on-chip clock generation circuit in 0.18-μm CMOS

被引:1
|
作者
Shi, Si [1 ]
Wang, Zhigong [1 ]
Zhang, Changchun [1 ]
Miao, Peng [1 ]
Tang, Lu [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Multiplexer; Clock generation circuit; Clock and data recovery; Phase/frequency detector; Ring voltage-controlled oscillator; Pulse width distortion;
D O I
10.1007/s10470-012-9859-y
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 5 Gb/s 2:1 full-rate multiplexer (MUX) has been designed and fabricated in SMIC 0.18-mu m CMOS process. A clock generation circuit (CGC) is also integrated to provide the MUX with both 2.5 and 5-GHz clock signals. The CGC is realized by a clock and data recovery (CDR) loop with a divide-by-2 frequency divider embedded in, where the two required clocks are obtained after and before the divider, respectively. In addition, the phase relation between data and clock is assured automatically by CDR feedback loop and the precise layout. The whole chip area is 812 x 675 mu m, including pads. At a single supply voltage of 1.8 V, the total power consumption is 162 mW with an input sensitivity of <25 mV and a single-ended output swing of above 300 mV. And due to the full-rate architecture, the pulse width distortion (PWD) with multiplexed data is removed. The measured results also show that the circuit can work reliably at any input data rate between 2.46 and 2.9 Gb/s without need for external components, reference clock, or manual phase alignment between data and clock.
引用
收藏
页码:469 / 480
页数:12
相关论文
共 48 条
  • [21] 10 Gb/s linear full-rate CMOS phase detector for clock data recovery circuit
    Yu, XP
    Do, MA
    Wu, R
    Yeo, KS
    Ma, JG
    Yan, GQ
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 45 (02) : 191 - 196
  • [22] A fully integrated 0.18-μm CMOS direct conversion receiver front-end with on-chip LO for UMTS
    Gatta, F
    Manstretta, D
    Rossi, P
    Svelto, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 15 - 23
  • [23] A 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    张长春
    王志功
    施思
    李伟
    半导体学报, 2009, 30 (05) : 91 - 95
  • [24] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Institute of RF- and OE-ICs, Southeast University, Nanjing 210096, China
    J. Semicond., 2009, 5 (055007-1-055007-5):
  • [25] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Zhang, Chang-Chun
    Wang, Zhi-Gong
    2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4, 2008, : 1419 - 1422
  • [26] A Fully Integrated Shock Wave Transmitter with an On-Chip Dipole Antenna for Pulse Beam-Formability in 0.18-μm CMOS
    Nguyen Ngoc Mai Khanh
    Sasaki, Masahiro
    Asada, Kunihiro
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [27] An 11.75-Gb/s combined decision feedback equalizer and clock data recovery circuit in 0.18-μm CMOS
    Li, Lijun
    Green, Michael
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 508 - 511
  • [28] 2-Gb/s 1:16 demultiplexer in 0.18-μm CMOS Process
    Tang, X. S.
    Wang, X. J.
    Zhang, S. Y.
    Chi, Y. S.
    Jiang, N.
    Huang, F. Y.
    2008 GLOBAL SYMPOSIUM ON MILLIMETER WAVES, 2008, : 98 - +
  • [29] An 8.2 Gb/s-to-10.3 Gb/s Full-Rate Linear Referenceless CDR Without Frequency Detector in 0.18 μm CMOS
    Huang, Sui
    Cao, Jun
    Green, Michael M.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (09) : 2048 - 2060
  • [30] 1.25/2.5-Gb/s burst-mode clock recovery circuit with a novel dual bit-rate structure in 0.18-μm CMOS
    Han, Pyung-Su
    Choi, Woo-Young
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3069 - +