An 8.2 Gb/s-to-10.3 Gb/s Full-Rate Linear Referenceless CDR Without Frequency Detector in 0.18 μm CMOS

被引:30
|
作者
Huang, Sui [1 ]
Cao, Jun [2 ]
Green, Michael M. [1 ]
机构
[1] Univ Calif Irvine, Irvine, CA 92697 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
关键词
Analog; clock-and-data recovery (CDR); CMOS; jitter tolerance; linear phase detector; receiver; referenceless; wide-band data communication; DATA RECOVERY CIRCUIT; CONTINUOUS-RATE CLOCK; PHASE; TRANSCEIVER;
D O I
10.1109/JSSC.2015.2427332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An 8.2 Gb/s-to-10.3 Gb/s full-rate referenceless CDR in 0.18 mu m CMOS is presented. By realizing an asymmetric phase detector transfer curve, the linear CDR's "single-sided" capture range increases, which allows the Hogge phase detector itself to function as a frequency detector, thus eliminating the need for the reference clock and the separate frequency detector in conventional dual-loop CDRs. Robust frequency and phase acquisition is demonstrated. Furthermore, a new phase adjustment mode is added to further improve the jitter tolerance performance. The measurement results show that with a 10.3 Gb/s 2(31)-1 PRBS input, the random jitter at the output data is 0.336 Ps(rms), and the out-of-band jitter tolerance is 0.34 UIp-p.
引用
收藏
页码:2048 / 2060
页数:13
相关论文
共 50 条
  • [1] An 8.2-to-10.3Gb/s Full-Rate Linear Reference-less CDR Without Frequency Detector in 0.18μm CMOS
    Huang, Sui
    Cao, Jun
    Green, Michael M.
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 152 - +
  • [2] A 40-Gb/s Full-Rate 2:1 MUX in 0.18-μm CMOS
    Yazdi, Ahmad
    Green, Michael M.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (11) : 2879 - 2887
  • [3] 10 Gb/s Linear Full-Rate CMOS Phase Detector for Clock Data Recovery Circuit
    X. P. Yu
    M. A. Do
    R. Wu
    K. S. Yeo
    J. G. Ma
    G. Q. Yan
    Analog Integrated Circuits and Signal Processing, 2005, 45 : 191 - 196
  • [4] 10 Gb/s linear full-rate CMOS phase detector for clock data recovery circuit
    Yu, XP
    Do, MA
    Wu, R
    Yeo, KS
    Ma, JG
    Yan, GQ
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 45 (02) : 191 - 196
  • [5] A 43Gb/s full-rate clock transmitter in 0.18μm SiGeBiCMOS technology
    Meghelli, M
    PROCEEDING OF THE 2004 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2004, : 289 - 292
  • [6] A 43-Gb/s full-rate clock transmitter in 0.18-μm SiGeBiCMOS technology
    Meghelli, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (10) : 2046 - 2050
  • [7] A 5-Gb/s 11.4mW Half-Rate CDR in 0.18μm CMOS
    An, Taek-Joon
    Kang, Jin-Ku
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 333 - 334
  • [9] Gb/s CMOS 1-4th-rate CDR with Frequency Detector and Skew calibration
    Tontisirin, Sitt
    Tielert, Reinhard
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 187 - +
  • [10] A Low-Jitter Full-Rate 25-Gb/s CDR for 100-Gb/s Optical Interconnects in 0.13-m SiGe BiCMOS
    Zhang, Zhen
    Chen, Yingmei
    Li, Jiquan
    Wang, Hui
    Gao, Chenyang
    FIBER AND INTEGRATED OPTICS, 2017, 36 (4-5) : 172 - 180