An 8.2 Gb/s-to-10.3 Gb/s Full-Rate Linear Referenceless CDR Without Frequency Detector in 0.18 μm CMOS

被引:30
|
作者
Huang, Sui [1 ]
Cao, Jun [2 ]
Green, Michael M. [1 ]
机构
[1] Univ Calif Irvine, Irvine, CA 92697 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
关键词
Analog; clock-and-data recovery (CDR); CMOS; jitter tolerance; linear phase detector; receiver; referenceless; wide-band data communication; DATA RECOVERY CIRCUIT; CONTINUOUS-RATE CLOCK; PHASE; TRANSCEIVER;
D O I
10.1109/JSSC.2015.2427332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An 8.2 Gb/s-to-10.3 Gb/s full-rate referenceless CDR in 0.18 mu m CMOS is presented. By realizing an asymmetric phase detector transfer curve, the linear CDR's "single-sided" capture range increases, which allows the Hogge phase detector itself to function as a frequency detector, thus eliminating the need for the reference clock and the separate frequency detector in conventional dual-loop CDRs. Robust frequency and phase acquisition is demonstrated. Furthermore, a new phase adjustment mode is added to further improve the jitter tolerance performance. The measurement results show that with a 10.3 Gb/s 2(31)-1 PRBS input, the random jitter at the output data is 0.336 Ps(rms), and the out-of-band jitter tolerance is 0.34 UIp-p.
引用
收藏
页码:2048 / 2060
页数:13
相关论文
共 50 条
  • [41] A 8 Gb/s 4-PAM Transmitter in 0.18 μm CMOS Technology
    Kim, Hyunkyo
    Lee, Jungjoon
    Jung, Jikyung
    Burm, Jinwook
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 658 - 659
  • [42] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Zhang, Chang-Chun
    Wang, Zhi-Gong
    2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4, 2008, : 1419 - 1422
  • [43] A Gated VCO for 10Gb/s PON Systems in 0.18μm CMOS
    Gu, Gaowei
    Zhu, En
    Lin, Ye
    SECOND INTERNATIONAL CONFERENCE ON FUTURE NETWORKS: ICFN 2010, 2010, : 261 - 264
  • [44] A 10 Gb/s combined equalizer in 0.18 μm CMOS technology for backplane communication
    Zhang, Mingke
    Hu, Qingsheng
    High Technology Letters, 2015, 21 (02): : 205 - 211
  • [45] A 40 Gb/s transversal filter in 0.18 μm CMOS using distributed amplifiers
    Sewter, J
    Carusone, AC
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 417 - 420
  • [46] A 15-Gb/s 2:1 multiplexer in 0.18-μm CMOS
    Chien, Jun-Chau
    Lu, Liang-Hung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (10) : 558 - 560
  • [47] A 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    张长春
    王志功
    施思
    李伟
    半导体学报, 2009, 30 (05) : 91 - 95
  • [48] 10 Gb/s 0.18μm CMOS工艺复接器设计
    李竹
    张伟
    吴明赞
    黄锦安
    现代电子技术, 2006, (24) : 16 - 18
  • [49] A 0.18 μm CMOS multi-Gb/s 10-PAM transmitter
    Jeong, Jikyung
    Lee, Jeongjun
    Burm, Jinwook
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 516 - 519
  • [50] 5-Gb/s 0.18-μm CMOS clock recovery circuit
    Qiu, YH
    Wang, ZG
    Xu, Y
    Ding, JF
    Zhu, E
    Xiong, MZ
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 21 - 23