Realization of Vertical Ge nanowires for Gate-All-Around transistors

被引:0
|
作者
Liu, M. [1 ,2 ]
Mertens, K. [1 ,2 ]
Glass, S. [1 ,2 ]
Mantl, S. [1 ,2 ]
Buca, D. [1 ,2 ]
Zhao, Q. T. [1 ,2 ]
Trellenkamp, S. [3 ]
机构
[1] Forschungszentrum Julich, Peter Grunberg Inst PGI 9, Julich, Germany
[2] Forschungszentrum Julich, JARA Fundamentals Future Informat Technol, Julich, Germany
[3] Helmholtz Nano Facil HNF, Julich, Germany
关键词
Germanium; top-down; vertical; nanowire; gate-all around;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Towards gate-all-around (GAA) FETs, we present the top-down realization of vertical Ge nanowires (NWs) with defect-free sidewall and perfect anisotropy. The NW patterns are transferred by a novel inductively coupled plasma reactive ion etching (ICP-RIE) technique. With optimized etching conditions, sub-60 nm diameter Ge nanowires are guaranteed while mitigating micro-trenching and under-cutting effects. To further shrink the NW diameter, digital etching is followed including multiple cycles of self-limited 02 plasma oxidation and diluted HF rinsing. 02 plasma is also utilized for surface passivation in Ge MOScaps to improve the high-k/Ge interface. These NWs form the base of vertical transistors which are simulated by TCAD tools here. The processing techniques proposed in this work provide a viable option for low power vertical Ge and GeSn NW transistors.
引用
下载
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [41] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao DONG
    Ming LI
    Wanrong ZHANG
    Yuancheng YANG
    Gong CHEN
    Shuang SUN
    Jianing WANG
    Xiaoyan XU
    Xia AN
    Science China(Information Sciences), 2020, 63 (10) : 288 - 290
  • [42] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Dong, Xiaoqiao
    Li, Ming
    Zhang, Wanrong
    Yang, Yuancheng
    Chen, Gong
    Sun, Shuang
    Wang, Jianing
    Xu, Xiaoyan
    An, Xia
    SCIENCE CHINA-INFORMATION SCIENCES, 2020, 63 (10)
  • [43] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Yabin Sun
    Yaxin Tang
    Xiaojin Li
    Yanling Shi
    Teng Wang
    Jun Xu
    Ziyu Liu
    Journal of Computational Electronics, 2020, 19 : 1463 - 1470
  • [44] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao Dong
    Ming Li
    Wanrong Zhang
    Yuancheng Yang
    Gong Chen
    Shuang Sun
    Jianing Wang
    Xiaoyan Xu
    Xia An
    Science China Information Sciences, 2020, 63
  • [45] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Sun, Yabin
    Tang, Yaxin
    Li, Xiaojin
    Shi, Yanling
    Wang, Teng
    Xu, Jun
    Liu, Ziyu
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (04) : 1463 - 1470
  • [46] Vertical silicon-nanowire formation and gate-all-around MOSFET
    Yang, B.
    Buddharaju, K. D.
    Teo, S. H. G.
    Singh, N.
    Lo, G. Q.
    Kwong, D. L.
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) : 791 - 794
  • [47] Transconductance Hump in Vertical Gate-All-Around Tunnel-FETs
    Neves, F. S.
    Agopian, P. G. D.
    Martino, J. A.
    Cretu, B.
    Vandooren, A.
    Rooyackers, R.
    Simoen, E.
    Thean, A.
    Claeys, C.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [48] Electrical properties of self-aligned gate-all-around polycrystalline silicon nanowires field-effect transistors
    Le Borgne, Brice
    Salauen, Anne-Claire
    Pichon, Laurent
    MICROELECTRONIC ENGINEERING, 2016, 150 : 32 - 38
  • [49] Impurity-limited mobility and variability in gate-all-around silicon nanowires
    Niquet, Yann-Michel
    Mera, Hector
    Delerue, Christophe
    APPLIED PHYSICS LETTERS, 2012, 100 (15)
  • [50] Impact of Gate Electrodes on 1/f Noise of Gate-All-Around Silicon Nanowire Transistors
    Wei, Chengqing
    Jiang, Yu
    Xiong, Yong-Zhong
    Zhou, Xing
    Singh, Navab
    Rustagi, Subhash C.
    Lo, Guo Qiang
    Kwong, Dim-Lee
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (10) : 1081 - 1083