Realization of Vertical Ge nanowires for Gate-All-Around transistors

被引:0
|
作者
Liu, M. [1 ,2 ]
Mertens, K. [1 ,2 ]
Glass, S. [1 ,2 ]
Mantl, S. [1 ,2 ]
Buca, D. [1 ,2 ]
Zhao, Q. T. [1 ,2 ]
Trellenkamp, S. [3 ]
机构
[1] Forschungszentrum Julich, Peter Grunberg Inst PGI 9, Julich, Germany
[2] Forschungszentrum Julich, JARA Fundamentals Future Informat Technol, Julich, Germany
[3] Helmholtz Nano Facil HNF, Julich, Germany
关键词
Germanium; top-down; vertical; nanowire; gate-all around;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Towards gate-all-around (GAA) FETs, we present the top-down realization of vertical Ge nanowires (NWs) with defect-free sidewall and perfect anisotropy. The NW patterns are transferred by a novel inductively coupled plasma reactive ion etching (ICP-RIE) technique. With optimized etching conditions, sub-60 nm diameter Ge nanowires are guaranteed while mitigating micro-trenching and under-cutting effects. To further shrink the NW diameter, digital etching is followed including multiple cycles of self-limited 02 plasma oxidation and diluted HF rinsing. 02 plasma is also utilized for surface passivation in Ge MOScaps to improve the high-k/Ge interface. These NWs form the base of vertical transistors which are simulated by TCAD tools here. The processing techniques proposed in this work provide a viable option for low power vertical Ge and GeSn NW transistors.
引用
下载
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [21] Design Optimization of Gate-All-Around Vertical Nanowire Transistors for Future Memory Applications
    Agarwal, T. K.
    Badami, O.
    Ganguly, S.
    Mahapatra, S.
    Saha, D.
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [22] Vertical gate-all-around junctionless nanowire transistors with asymmetric diameters and underlap lengths
    Yoon, Jun-Sik
    Rim, Taiuk
    Kim, Jungsik
    Meyyappan, Meyya
    Baek, Chang-Ki
    Jeong, Yoon-Ha
    APPLIED PHYSICS LETTERS, 2014, 105 (10)
  • [23] Electron Tomography of Gate-All-Around Nanowire Transistors
    Cherns, P. D.
    Lorut, F.
    Dupre, C.
    Tachi, K.
    Cooper, D.
    Chabli, A.
    Ernst, T.
    16TH INTERNATIONAL CONFERENCE ON MICROSCOPY OF SEMICONDUCTING MATERIALS, 2010, 209
  • [24] A Study Of Gate-All-Around Transistors By Electron Tomography
    Cherns, P. D.
    Lorut, F.
    Becu, S.
    Dupre, C.
    Tachi, K.
    Cooper, D.
    Chabli, A.
    Ernst, T.
    FRONTIERS OF CHARACTERIZATION AND METROLOGY FOR NANOELECTRONICS: 2009, 2009, 1173 : 290 - +
  • [25] Vertical Ge Gate-All-Around Nanowire pMOSFETs With a Diameter Down to 20 nm
    Liu, Mingshan
    Scholz, Stefan
    Hardtdegen, Alexander
    Bae, Jin Hee
    Hartmann, Jean-Michel
    Knoch, Joachim
    Gruetzmacher, Detlev
    Buca, Dan
    Zhao, Qing-Tai
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (04) : 533 - 536
  • [26] Vertical Heterojunction Ge0.92Sn0.08/Ge Gate-All-Around Nanowire pMOSFETs
    Liu, Mingshan
    Mertens, Konstantin
    von den Driesch, Nils
    Grap, Thomas
    Trellenkamp, Stefan
    Hartmann, Jean-Michel
    Knoch, Joachim
    Buca, Dan
    Zhao, Qing-Tai
    2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
  • [27] Dual-Gate and Gate-All-Around Polycrystalline Silicon Nanowires Field Effect Transistors: Simulation and Characterization
    Salaun, A-C.
    Le Borgne, B.
    Pichon, L.
    THIN FILM TRANSISTOR TECHNOLOGIES 14 (TFTT 14), 2018, 86 (11): : 79 - 88
  • [28] Vertical 3D diamond field effect transistors with nanoscale gate-all-around
    Sun, Chi
    Du, Shuo
    Guo, Yang
    Hao, Tingting
    Zhao, Linyuan
    Liang, Renrong
    Ye, Haitao
    Li, Junjie
    Gu, Changzhi
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 148
  • [29] Vertical Ge Heteroj unction Gate-All-Around Tunneling Field Effect Transistors with Ge0.92Sn0.08-δ-Layers at the Tunneling Junction
    Schulze, Joerg
    Blech, Andreas
    Fischer, Inga A.
    Haehnel, Daniel
    Naasz, Sandra
    Tropper, Eva-Maria
    2014 7TH INTERNATIONAL SILICON-GERMANIUM TECHNOLOGY AND DEVICE MEETING (ISTDM), 2014, : 165 - 166
  • [30] Compact Modeling of 3D Vertical Junctionless Gate-all-around Silicon Nanowire Transistors
    Mukherjee, Chhandak
    Larrieu, Guilhem
    Maneux, Cristell
    2020 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2020,