Realization of Vertical Ge nanowires for Gate-All-Around transistors

被引:0
|
作者
Liu, M. [1 ,2 ]
Mertens, K. [1 ,2 ]
Glass, S. [1 ,2 ]
Mantl, S. [1 ,2 ]
Buca, D. [1 ,2 ]
Zhao, Q. T. [1 ,2 ]
Trellenkamp, S. [3 ]
机构
[1] Forschungszentrum Julich, Peter Grunberg Inst PGI 9, Julich, Germany
[2] Forschungszentrum Julich, JARA Fundamentals Future Informat Technol, Julich, Germany
[3] Helmholtz Nano Facil HNF, Julich, Germany
关键词
Germanium; top-down; vertical; nanowire; gate-all around;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Towards gate-all-around (GAA) FETs, we present the top-down realization of vertical Ge nanowires (NWs) with defect-free sidewall and perfect anisotropy. The NW patterns are transferred by a novel inductively coupled plasma reactive ion etching (ICP-RIE) technique. With optimized etching conditions, sub-60 nm diameter Ge nanowires are guaranteed while mitigating micro-trenching and under-cutting effects. To further shrink the NW diameter, digital etching is followed including multiple cycles of self-limited 02 plasma oxidation and diluted HF rinsing. 02 plasma is also utilized for surface passivation in Ge MOScaps to improve the high-k/Ge interface. These NWs form the base of vertical transistors which are simulated by TCAD tools here. The processing techniques proposed in this work provide a viable option for low power vertical Ge and GeSn NW transistors.
引用
下载
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [1] Vertical Ge and GeSn heterojunction gate-all-around tunneling field effect transistors
    Schulze, Joerg
    Blech, Andreas
    Datta, Arnab
    Fischer, Inga A.
    Haehnel, Daniel
    Naasz, Sandra
    Rolseth, Erlend
    Tropper, Eva-Maria
    SOLID-STATE ELECTRONICS, 2015, 110 : 59 - 64
  • [2] Thermal consideration in nanoscale gate-all-around vertical transistors
    Larrieu, Guilhem
    Rezgui, Houssem
    Kumar, Abhishek
    Muller, Jonas
    Pelloquin, Sylvain
    Wang, Yifan
    Deng, Marina
    Lecestre, Aurelie
    Maneux, Cristell
    Mukherjee, Chhandak
    2023 SILICON NANOELECTRONICS WORKSHOP, SNW, 2023, : 27 - 28
  • [3] Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Schram, T.
    Kunnen, E.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Devriendt, K.
    Tsvetanova, D.
    Chew, S. A.
    Kikuchi, Y.
    Van Besien, E.
    Rosseel, E.
    Mannaert, G.
    De Keersgieter, A.
    Chasin, A.
    Kubicek, S.
    Dangol, A.
    Demuynck, S.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7, 2017, 77 (05): : 19 - 30
  • [4] Electrical characterisation of Horizontal and Vertical Gate-All-Around Si/SiGe Nanowires Field Effect Transistors
    Salem, B.
    Rosaz, G.
    Pauc, N.
    Gentile, P.
    Periwal, P.
    Potie, A.
    Bassani, F.
    David, S.
    Baron, T.
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [5] Sub-15 nm gate-all-around field effect transistors on vertical silicon nanowires
    Larrieu, G.
    Guerfi, Y.
    Han, X. L.
    Clement, N.
    SOLID-STATE ELECTRONICS, 2017, 130 : 9 - 14
  • [6] Gate-all-around Ge FETs
    Liu, C. W.
    Chen, Y. -T.
    Hsu, S. -H.
    SIGE, GE, AND RELATED COMPOUNDS 6: MATERIALS, PROCESSING, AND DEVICES, 2014, 64 (06): : 317 - 328
  • [7] Nonvolatile operation of vertical ferroelectric gate-all-around nanowire transistors
    Fujisawa, Hironori
    Ikeda, Kazuma
    Nakashima, Seiji
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SF)
  • [8] The next generation of gate-all-around transistors
    Lishu Wu
    Nature Electronics, 2023, 6 : 469 - 469
  • [9] The next generation of gate-all-around transistors
    Wu, Lishu
    NATURE ELECTRONICS, 2023, 6 (07) : 469 - 469
  • [10] Modeling the Parasitic Resistances and Capacitances of Advanced Vertical Gate-All-Around Transistors
    Peng, Baokang
    Chen, Sihao
    Li, Yu
    Zhang, Lining
    Wu, Heng
    Li, Ming
    Wang, Runsheng
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 461 - 467