Comparison of Braun Multiplier and Wallace Multiplier Techniques in VLSI

被引:0
|
作者
Sangeetha, P. [1 ]
Khan, Aijaz Ali [1 ,2 ,3 ]
机构
[1] KNS Inst Technol, Dept Elect & Commun Engn, Bangalore, Karnataka, India
[2] IETE, New Delhi, India
[3] iMAPS, Bengaluru, Karnataka, India
关键词
Braun; Wallace; Cadence; Low Power Multiplier; RTL Complier; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper the concept that is used is power efficient multipliers which are very important part of all VLSI system design which provides High speed with low power consumption which are the key requirements for any VLSI design. This paper proposes an efficient implementation of a high speed with low power multiplier using shift and adds methods and this paper presents the implementation of Braun multiplier and Wallace Multiplier using Cadence (Encounter) RTL Complier with simulation which includes creating the Test circuit for each block that is combined together which forms Multiplier. In this paper, Braun Multiplier and Wallace multiplier are simulated by creating the schematic circuit for each of the building blocks such as the AND gate, OR gate, NOT gate, EXOR gate, Half Adder, Full adder and are tested using a test circuit for each of the above blocks. These test circuits are simulated and synthesized using the Cadence tool. Symbol for these building blocks are generated and are called to construct the structure of Braun Multiplier and Wallace Multiplier. Then the multipliers are compared with respect to the number of transistors used which will provide the area occupied and power consumed. Cadence software is used to implement the schematic circuits of each block and all the blocks are simulated using cadence tool and also symbols are created which are assembled together to form a test circuit and all the analysis are tested and also synthesized using Cadence
引用
收藏
页码:48 / 53
页数:6
相关论文
共 50 条
  • [21] A VLSI MULTIPRECISION MATRIX MULTIPLIER AND POLYNOMIAL EVALUATOR
    MAKARENKO, D
    SCHAEFFER, J
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1987, 4 (06) : 619 - 628
  • [22] A CLASS OF SYSTOLIC MULTIPLIER UNITS FOR VLSI TECHNOLOGY
    HURSON, AR
    SHIRAZI, B
    INTERNATIONAL JOURNAL OF COMPUTER & INFORMATION SCIENCES, 1985, 14 (05): : 261 - 275
  • [23] An efficient VLSI architecture for Iterative Logarithmic Multiplier
    Nandan, Durgesh
    Kanungo, Jitendra
    Mahajan, Anurag
    2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 419 - 423
  • [24] Structure and Principles of Operation of a Quaternion VLSI Multiplier
    Cariow, Aleksandr
    Naumowicz, Mariusz
    Handkiewicz, Andrzej
    APPLIED SCIENCES-BASEL, 2024, 14 (18):
  • [25] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications
    Mandloi, Aditya
    Agrawal, Shreshtha
    Sharma, Shrenee
    Shrivastava, Shruti
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [26] Design of IIR filter using Wallace tree multiplier
    Malviya, Karishma
    Nandi, Ashutosh
    2018 2ND INTERNATIONAL CONFERENCE ON POWER, ENERGY AND ENVIRONMENT: TOWARDS SMART TECHNOLOGY (ICEPE), 2018,
  • [27] Design and Evaluation of An Approximate Wallace-Booth Multiplier
    Qian, Liangyu
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    Han, Jie
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1974 - 1977
  • [28] Enhanced Wallace Tree Multiplier via a Prefix Adder
    Kumar, Uttam
    Fam, Adly
    2020 18TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2020, : 211 - 216
  • [29] A Memristor-CMOS Braun Multiplier Array for Arithmetic Pipelining
    Baek, Seungbum
    Eshraghian, Jason K.
    Ahn, Sang-Hyun
    James, Alex
    Cho, Kyoungrok
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 735 - 738
  • [30] FAST VLSI MULTIPLIER FOR GF(2M ).
    Scott, P.Andrew
    Tavares, Stafford E.
    Peppard, Lloyd E.
    IEEE Journal on Selected Areas in Communications, 1984, SAC-4 (01) : 62 - 66