Comparison of Braun Multiplier and Wallace Multiplier Techniques in VLSI

被引:0
|
作者
Sangeetha, P. [1 ]
Khan, Aijaz Ali [1 ,2 ,3 ]
机构
[1] KNS Inst Technol, Dept Elect & Commun Engn, Bangalore, Karnataka, India
[2] IETE, New Delhi, India
[3] iMAPS, Bengaluru, Karnataka, India
关键词
Braun; Wallace; Cadence; Low Power Multiplier; RTL Complier; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper the concept that is used is power efficient multipliers which are very important part of all VLSI system design which provides High speed with low power consumption which are the key requirements for any VLSI design. This paper proposes an efficient implementation of a high speed with low power multiplier using shift and adds methods and this paper presents the implementation of Braun multiplier and Wallace Multiplier using Cadence (Encounter) RTL Complier with simulation which includes creating the Test circuit for each block that is combined together which forms Multiplier. In this paper, Braun Multiplier and Wallace multiplier are simulated by creating the schematic circuit for each of the building blocks such as the AND gate, OR gate, NOT gate, EXOR gate, Half Adder, Full adder and are tested using a test circuit for each of the above blocks. These test circuits are simulated and synthesized using the Cadence tool. Symbol for these building blocks are generated and are called to construct the structure of Braun Multiplier and Wallace Multiplier. Then the multipliers are compared with respect to the number of transistors used which will provide the area occupied and power consumed. Cadence software is used to implement the schematic circuits of each block and all the blocks are simulated using cadence tool and also symbols are created which are assembled together to form a test circuit and all the analysis are tested and also synthesized using Cadence
引用
收藏
页码:48 / 53
页数:6
相关论文
共 50 条
  • [31] CONFIGURABLE CMOS MULTIPLIER DIVIDER CIRCUITS FOR ANALOG VLSI
    ISMAIL, M
    BRANNEN, R
    TAKAGI, S
    FUJII, N
    KHACHAB, NI
    KHAN, R
    AASERUD, O
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1994, 5 (03) : 219 - 234
  • [32] 80386 MULTIPLIER PROBLEM SPOTLIGHTS VLSI TESTABILITY ISSUES
    WILSON, R
    COMPUTER DESIGN, 1987, 26 (13): : 22 - 23
  • [33] VLSI Design of Analog Multiplier in Weak Inversion Region
    Hiratkar, Sneha
    Tijare, Ankita
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 832 - 835
  • [34] AT2-OPTIMAL GALOIS FIELD MULTIPLIER FOR VLSI
    FURER, M
    MEHLHORN, K
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (09) : 1333 - 1336
  • [35] A Novel Approach to Design Braun Array Multiplier Using Parallel Prefix Adders for Parallel Processing Architectures - A VLSI Based Approach
    Shinde, Kunjan D.
    Kumar, K. Amit
    Rashmi, D. S.
    Rukhsar, R. Sadiya
    Shilpa, H. R.
    Vidyashree, C. R.
    SOFT COMPUTING SYSTEMS, ICSCS 2018, 2018, 837 : 602 - 614
  • [36] AT2-OPTIMAL GALOIS FIELD MULTIPLIER FOR VLSI
    FURER, M
    MEHLHORN, K
    LECTURE NOTES IN COMPUTER SCIENCE, 1986, 227 : 217 - 225
  • [37] Multilevel logic multiplier using VLSI neural network
    Pan, HD
    Manic, M
    Li, XL
    Wilamowski, B
    2003 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2003, : 327 - 332
  • [38] VLSI design of iterative Karatsuba multiplier and its evaluation
    Yazaki, Syunji
    Abe, Koki
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 313 - +
  • [39] VLSI IMPLEMENTATION OF AN OPTIMIZED HIERARCHICAL MULTIPLIER .1.
    YUNG, HC
    ALLEN, CR
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1984, 131 (02): : 56 - 60
  • [40] COMPLETELY ITERATIVE, PIPELINED MULTIPLIER ARRAY SUITABLE FOR VLSI
    MCCANNY, JV
    MCWHIRTER, JG
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1982, 129 (02): : 40 - 46