Design and Evaluation of An Approximate Wallace-Booth Multiplier

被引:0
|
作者
Qian, Liangyu [1 ]
Wang, Chenghua [1 ]
Liu, Weiqiang [1 ]
Lombardi, Fabrizio [2 ]
Han, Jie [3 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll EIE, Nanjing 210016, Jiangsu, Peoples R China
[2] Northeastern Univ, Dept ECE, Boston, MA 02115 USA
[3] Univ Alberta, Dept ECE, Edmonton, AB T6G 1H9, Canada
关键词
approximate multiplier; inexact computing; low power; delay; error analysis; POWER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate or inexact computing has recently attracted considerable attention due to its potential advantages with respect to high performance and low power consumption. This paper presents the design of an approximate multiplier; this approximate multiplier consists of an approximate Booth encoder, an approximate 4-2 compressor and an approximate tree structure. The approximate design is implemented and verified for 8x8, 16x16 and 32x32-bit signed multiplication schemes targeting applications in embedded systems. Simulation results at 45 nm technology are provided and discussed. Compared with an exact Wallace-Booth multiplier as well as other approximate multipliers found in the technical literature, the proposed approximate scheme achieves significant improvements in power consumption, delay and combined metrics. These results show the viability of the proposed design.
引用
收藏
页码:1974 / 1977
页数:4
相关论文
共 50 条
  • [1] High performance parallel multiplier using Wallace-Booth algorithm
    Lakshmanan
    Othman, M
    Ali, MAM
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 433 - 436
  • [2] Design of Pipeline Multiplier Based on Modified Booth's Algorithm and Wallace Tree
    Yao, Aihong
    Li, Ling
    Sun, Mengzhe
    ADVANCED RESEARCH ON ELECTRONIC COMMERCE, WEB APPLICATION, AND COMMUNICATION, PT 1, 2011, 143 : 67 - 73
  • [3] Power Efficient Approximate Booth Multiplier
    Venkatachalam, Suganthi
    Lee, Hyuk Jae
    Ko, Seok-Bum
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [5] Implementation of Pipelined Booth Encoded Wallace Tree Multiplier Architecture
    Kshirsagar, Rahul D.
    Aishwarya, E., V
    Vishwanath, Ahire Shashank
    Jayakrishnan, P.
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 199 - 204
  • [6] Implementation of an Efficient NxN Multiplier Based on Vedic Mathematics and Booth Wallace Tree Multiplier
    Jain, Avinash
    Bansal, Somya
    Khan, Shaheen
    Akhter, Shamim
    Chaturvedi, Saurabh
    2019 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, CONTROL AND AUTOMATION (ICPECA-2019), 2019, : 364 - 368
  • [7] Fast approximate booth multiplier for error resilient applications
    George, Rachana
    Kuruvithadam, Rose Mary
    Sreeparvathy, S.
    Kala, S.
    Nalesh, S.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2024, 13 (02)
  • [8] Redundant design for Wallace multiplier
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (09): : 2512 - 2524
  • [9] Design, evaluation and application of approximate-truncated Booth multipliers
    Zhu, Yuying
    Liu, Weiqiang
    Yin, Peipei
    Cao, Tian
    Han, Jie
    Lombardi, Fabrizio
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1305 - 1317
  • [10] Low-Power Encoder and Compressor Design for Approximate Radix-8 Booth Multiplier
    Kim, Jiwoo
    Park, Gunho
    Lee, Youngjoo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,