Design and Evaluation of An Approximate Wallace-Booth Multiplier

被引:0
|
作者
Qian, Liangyu [1 ]
Wang, Chenghua [1 ]
Liu, Weiqiang [1 ]
Lombardi, Fabrizio [2 ]
Han, Jie [3 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll EIE, Nanjing 210016, Jiangsu, Peoples R China
[2] Northeastern Univ, Dept ECE, Boston, MA 02115 USA
[3] Univ Alberta, Dept ECE, Edmonton, AB T6G 1H9, Canada
关键词
approximate multiplier; inexact computing; low power; delay; error analysis; POWER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate or inexact computing has recently attracted considerable attention due to its potential advantages with respect to high performance and low power consumption. This paper presents the design of an approximate multiplier; this approximate multiplier consists of an approximate Booth encoder, an approximate 4-2 compressor and an approximate tree structure. The approximate design is implemented and verified for 8x8, 16x16 and 32x32-bit signed multiplication schemes targeting applications in embedded systems. Simulation results at 45 nm technology are provided and discussed. Compared with an exact Wallace-Booth multiplier as well as other approximate multipliers found in the technical literature, the proposed approximate scheme achieves significant improvements in power consumption, delay and combined metrics. These results show the viability of the proposed design.
引用
收藏
页码:1974 / 1977
页数:4
相关论文
共 50 条
  • [21] A High Speed and Area Efficient Booth Recoded Wallace Tree Multiplier for fast Arithmetic Circuits
    Rao, Jagadeshwar M.
    Dubey, Sanjay
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 220 - 223
  • [22] Design and Analysis of a Low Power High-Performance GDI Based Radix 4 Multiplier Using Modified Booth Wallace Algorithm
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 247 - 251
  • [23] Design of IIR filter using Wallace tree multiplier
    Malviya, Karishma
    Nandi, Ashutosh
    2018 2ND INTERNATIONAL CONFERENCE ON POWER, ENERGY AND ENVIRONMENT: TOWARDS SMART TECHNOLOGY (ICEPE), 2018,
  • [24] High-performance low-power approximate Wallace tree multiplier
    Abed, Sa'ed
    Khalil, Yasser
    Modhaffar, Mahdi
    Ahmad, Imtiaz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2334 - 2348
  • [25] Design and Analysis of Booth Multiplier with Optimised Power Delay Product
    Chaitanya, Ch V. S.
    Kumar, P. Sathish
    2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [26] Design and implementation of hybrid (radix-8 Booth and TRAM) approximate multiplier using 15-4 approximate compressors for image processing application
    Srikanth Immareddy
    Arunmetha Sundaramoorthy
    Aravindhan Alagarsamy
    Journal of Real-Time Image Processing, 2024, 21
  • [27] Design of Area and Power Potent Booth Multiplier Using Multiplexer
    Sandeep, V. Soma
    Sindhuri, K. Bala
    Kumar, N. Udaya
    Rajesh, K.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 497 - 502
  • [28] High-speed booth encoded parallel multiplier design
    Yeh, WC
    Jen, CW
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (07) : 692 - 701
  • [29] Design and implementation of hybrid (radix-8 Booth and TRAM) approximate multiplier using 15-4 approximate compressors for image processing application
    Immareddy, Srikanth
    Sundaramoorthy, Arunmetha
    Alagarsamy, Aravindhan
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2024, 21 (02)
  • [30] A Probabilistic Prediction-Based Fixed-Width Booth Multiplier for Approximate Computing
    He, Yajuan
    Yi, Xilin
    Zhang, Ziji
    Ma, Bin
    Li, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4794 - 4803