Design and Evaluation of An Approximate Wallace-Booth Multiplier

被引:0
|
作者
Qian, Liangyu [1 ]
Wang, Chenghua [1 ]
Liu, Weiqiang [1 ]
Lombardi, Fabrizio [2 ]
Han, Jie [3 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll EIE, Nanjing 210016, Jiangsu, Peoples R China
[2] Northeastern Univ, Dept ECE, Boston, MA 02115 USA
[3] Univ Alberta, Dept ECE, Edmonton, AB T6G 1H9, Canada
关键词
approximate multiplier; inexact computing; low power; delay; error analysis; POWER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate or inexact computing has recently attracted considerable attention due to its potential advantages with respect to high performance and low power consumption. This paper presents the design of an approximate multiplier; this approximate multiplier consists of an approximate Booth encoder, an approximate 4-2 compressor and an approximate tree structure. The approximate design is implemented and verified for 8x8, 16x16 and 32x32-bit signed multiplication schemes targeting applications in embedded systems. Simulation results at 45 nm technology are provided and discussed. Compared with an exact Wallace-Booth multiplier as well as other approximate multipliers found in the technical literature, the proposed approximate scheme achieves significant improvements in power consumption, delay and combined metrics. These results show the viability of the proposed design.
引用
收藏
页码:1974 / 1977
页数:4
相关论文
共 50 条
  • [41] Efficient FIR Filter Design using Booth Multiplier for VLSI Applications
    Nagaria, Shuchi
    Singh, Anushka
    Niranjan, Vandana
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 581 - 584
  • [42] The quasi-booth multiplier
    Dadda, L
    Piuri, V
    Salice, F
    EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 36 - 45
  • [43] Design and Implementation of 16x16 Modified Booth Multiplier
    Manjunath
    Harikiran, Venama
    Manikanta, Kopparapu
    Sivanantham, S.
    Sivasankaran, K.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [44] Energy efficient signed and unsigned radix 16 booth multiplier design
    Mounica, Y.
    Kumar, K. Naresh
    Veeramachaneni, Sreehari
    Mahammad, Noor S.
    COMPUTERS & ELECTRICAL ENGINEERING, 2021, 90
  • [45] An Improved Design Method for Multi-bits Reused Booth Multiplier
    Qian Yi
    Han Jing
    ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1914 - +
  • [46] Design and Comparison of Regularize Modified Booth Multiplier Using Different Adders
    Bipin
    Sakshi
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 387 - 391
  • [47] On the design of low power BIST for multipliers with Booth encoding and Wallace tree summation
    Bakalis, D
    Kalligeros, E
    Nikolos, D
    Vergos, HT
    Alexiou, G
    JOURNAL OF SYSTEMS ARCHITECTURE, 2002, 48 (4-5) : 125 - 135
  • [48] Booth Fusion: Efficient Bit Fusion Multiplier with Booth Encoding
    Lee, Seokho
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 73 - 74
  • [49] A probabilistic approach to design inexact compressors for approximate booth multipliers
    Gowda, Bindu G.
    Prashanth, H. C.
    Muralidhara, V. N.
    Rao, Madhav
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (02)
  • [50] Design of Approximate Booth Squarer for Error-Tolerant Computing
    Manikantta Reddy, K.
    Vasantha, M. H.
    Nithin Kumar, Y. B.
    Dwivedi, Devesh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1230 - 1241