2nd-Order Pipelined Noise-Shaping SAR ADC Using Error-Feedback Structure

被引:2
|
作者
Baek, Jihyun [1 ]
Lee, Juyong [1 ]
Kim, Jintae [1 ]
Chae, Hyungil [1 ]
机构
[1] Konkuk Univ, Dept Elect & Elect Engn, Seoul 05029, South Korea
基金
新加坡国家研究基金会;
关键词
analog-to-digital converter; noise-shaping; pipelined SAR ADC; pipelined noise-shaping SAR ADC; ring amplifier; SNDR; BW; DB;
D O I
10.3390/electronics11193072
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a pipelined noise-shaping SAR (PLNS-SAR) ADC for high SNDR, wide bandwidth, and low power consumption. The proposed design achieves a sharp second-order NTF of an error feedback structure, without a multi-input comparator and additional residue amplifier. Additionally, the SNDR is improved via zero optimization. Additionally, the speed is enhanced via prediction logic and alternately using the passive switched capacitor FIR filter. This consequently achieves the high-power efficiency of the ADC. The simulated SNDR is 79.97 dB; it achieves a 12.5-MHz BW at a 175-MHz sampling rate, with OSR of 7. The total power consumption of the ADC is 4.27 mW at a 1.1-V supply. The FoMS,SNDR is 174.6 dB. The proposed structure achieves high resolution and wide bandwidth with good energy efficiency.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] A 2nd Order Fully-Passive Noise-Shaping SAR ADC with Embedded Passive Gain
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    [J]. 2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 309 - 312
  • [22] A13b-ENOB Third-Order Noise-Shaping SAR ADC using a Hybrid Error-Control Structure
    Zhang, Qihui
    Li, Jing
    Zhang, Zhong
    Wu, Kejun
    Ning, Ning
    Yu, Qi
    [J]. 2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [23] A 0.029mm2 17-fJ/Conv.-Step CT ΔΣ ADC With 2nd-Order Noise-Shaping SAR Quantizer
    Liu, Jiaxin
    Li, Shaolan
    Guo, Wenjuan
    Wen, Guangjun
    Sun, Nan
    [J]. 2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 201 - 202
  • [24] A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks
    Shen, Jiaqi
    Zhu, Xiaojian
    Shi, Chunqi
    Huang, Leilei
    Liu, Boxiao
    Zhang, Runxi
    [J]. IEICE ELECTRONICS EXPRESS, 2023,
  • [25] A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks
    Shen, Jiaqi
    Zhu, Xiaojian
    Shi, Chunqi
    Huang, Leilei
    Liu, Boxiao
    Zhang, Runxi
    [J]. IEICE ELECTRONICS EXPRESS, 2024, 21 (01):
  • [26] An 85 dB DR 4 MHz BW Pipelined Noise-Shaping SAR ADC With 1-2 MASH Structure
    Oh, Sein
    Oh, Younggyun
    Lee, Juyong
    Kim, Kihyun
    Lee, Seungjun
    Kim, Jintae
    Chae, Hyungil
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (11) : 3424 - 3433
  • [27] An Area-Efficient Smart Temperature Sensor Based on a Fully Current Processing Error-Feedback Noise-Shaping SAR ADC in 180-nm CMOS
    Aprile, Antonio
    Folz, Michele
    Gardino, Daniele
    Malcovati, Piero
    Bonizzoni, Edoardo
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (03) : 716 - 727
  • [28] A 75.8dB-SNDR Pipeline SAR ADC with 2nd-order Interstage Gain Error Shaping
    Hsu, Chen-Kai
    Sun, Nan
    [J]. 2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C68 - C69
  • [29] 1st-Order Error-Feedback Sampling-Rate Reconfigurable Noise-Shaping SAR ADC for Multi-Channel CMOS Front-End ASICs for Space Applications
    Karim, Rashid
    Grassi, Marco
    Malcovati, Piero
    [J]. 2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [30] A 73-dB-SNDR 2nd-Order Noise-Shaping SAR With a Low-Noise Time-Domain Comparator
    Jian, Mingchao
    Zheng, Jiwei
    Kong, Xiangjian
    Sun, Bo
    Guo, Chunbing
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (08) : 3645 - 3649