共 50 条
- [21] A 2nd Order Fully-Passive Noise-Shaping SAR ADC with Embedded Passive Gain [J]. 2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 309 - 312
- [22] A13b-ENOB Third-Order Noise-Shaping SAR ADC using a Hybrid Error-Control Structure [J]. 2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
- [23] A 0.029mm2 17-fJ/Conv.-Step CT ΔΣ ADC With 2nd-Order Noise-Shaping SAR Quantizer [J]. 2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 201 - 202
- [24] A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks [J]. IEICE ELECTRONICS EXPRESS, 2023,
- [25] A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks [J]. IEICE ELECTRONICS EXPRESS, 2024, 21 (01):
- [28] A 75.8dB-SNDR Pipeline SAR ADC with 2nd-order Interstage Gain Error Shaping [J]. 2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C68 - C69
- [29] 1st-Order Error-Feedback Sampling-Rate Reconfigurable Noise-Shaping SAR ADC for Multi-Channel CMOS Front-End ASICs for Space Applications [J]. 2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,