A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks

被引:0
|
作者
Shen, Jiaqi [1 ]
Zhu, Xiaojian [1 ]
Shi, Chunqi [1 ]
Huang, Leilei [1 ]
Liu, Boxiao [1 ]
Zhang, Runxi [1 ]
机构
[1] East China Normal Univ, Inst Microelect Circuits & Syst, Shanghai 200241, Peoples R China
来源
关键词
SAR ADC; fully passive noise-shaping; hybrid switching procedure; split capacitor array; CMOS; SNDR;
D O I
10.1587/elex.2.230122
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fully passive 2nd-order noise-shaping successive approximation register (SAR) analog-to-digital converter (ADC) designed specifically for low-power and low-cost Internet of Things (IoT) applications. By optimizing the coefficients, a substantial 24 dB in-band quantization noise suppression is achieved. To further reduce power consumption and the total unit capacitor count, a hybrid switching procedure and optimal logic are utilized. The measurement result shows that this design achieves an effective number of 10.31 bits over a 3.125 MHz signal bandwidth. At a power supply of 1.8 V, the power consumption is measured to be 728 i.LW with a sampling rate of 50 MS/s. Fabricated in 180-nm CMOS technology, the ADC core occupies an area of 0.117 mm(2). The Schrier figure-of-merit (FoM) of 160.13 dB is obtained.
引用
收藏
页数:6
相关论文
共 47 条
  • [1] A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks
    Shen, Jiaqi
    Zhu, Xiaojian
    Shi, Chunqi
    Huang, Leilei
    Liu, Boxiao
    Zhang, Runxi
    [J]. IEICE ELECTRONICS EXPRESS, 2024, 21 (01):
  • [2] A 2MHz-Bandwidth 11.6-bit ENOB Noise-shaping SAR ADC with 2nd Order Passive Integrator
    Weng, Haoran
    Xu, Weilin
    [J]. 2020 THE 5TH IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2020), 2020, : 255 - 258
  • [3] A 2nd Order Fully-Passive Noise-Shaping SAR ADC with Embedded Passive Gain
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    [J]. 2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 309 - 312
  • [4] A 2nd-Order Noise-Shaping SAR ADC With Lossless Dynamic Amplifier Assisted Integrator
    Zhang, Yanbo
    Liu, Shubin
    Tian, Binbin
    Zhu, Yan
    Chan, Chi-Hang
    Zhu, Zhangming
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 1819 - 1823
  • [5] A 9.35-ENOB, 14.8 fJ/conv.-step Fully-Passive Noise-Shaping SAR ADC
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (08) : 963 - 973
  • [6] 2nd-Order Pipelined Noise-Shaping SAR ADC Using Error-Feedback Structure
    Baek, Jihyun
    Lee, Juyong
    Kim, Jintae
    Chae, Hyungil
    [J]. ELECTRONICS, 2022, 11 (19)
  • [7] A 9.35-ENOB, 14.8 fJ/conv.-step Fully-Passive Noise-Shaping SAR ADC
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    [J]. 2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [8] A 12-Bit ENOB 8MHz BW Noise-Shaping SAR ADC Using High-Speed Switches
    Dai, Zhiyuan
    Hu, Hang
    Chen, Yongzhen
    Ye, Fan
    Ren, Junyan
    [J]. 2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 392 - 395
  • [9] A 13-ENOB 2nd-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using an Error-Feedback Structure
    Li, Shaolan
    Qiao, Bo
    Gandara, Miguel
    Sun, Nan
    [J]. 2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 234 - +
  • [10] Analysis and optimization scheme of a 2nd-order passive noise shaping SAR ADC architecture
    Jiawei Ye
    Yongyuan Li
    Shubin Liu
    Ruixue Ding
    Zhangming Zhu
    [J]. Analog Integrated Circuits and Signal Processing, 2019, 101 : 145 - 153