共 47 条
- [21] A 0.029mm2 17-fJ/Conv.-Step CT ΔΣ ADC With 2nd-Order Noise-Shaping SAR Quantizer 2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 201 - 202
- [23] A 13b-ENOB 173dB-FoM 2nd-Order NS SAR ADC with Passive Integrators 2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C236 - C237
- [24] A 40MHz-BW 320MS/s Passive Noise-Shaping SAR ADC with Passive Signal-Residue Summation in 14nm FinFET 2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 330 - +
- [26] A Third-order Band-pass Fully-passive Noise-Shaping Modulator Based on a Time-interleaved SAR ADC 2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 101 - 104
- [27] A Stability-Improved Single-Opamp Third-Order ΣΔ Modulator by Using a Fully-Passive Noise-Shaping SAR ADC and Passive Adder ESSCIRC CONFERENCE 2016, 2016, : 249 - 252
- [28] An 80MHz-BW 640MS/s Time-Interleaved Passive Noise-Shaping SAR ADC in 22nm FDSOI Process 2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 378 - +
- [29] A 79.1dB-SNDR 20MHz-BW 2nd-Order SAR-Assisted Noise-Shaping Pipeline ADC with Gain and Offset Background Calibrations Based on Convergence Enhanced Split-Over-Time Architecture 2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,