A 10.31 ENOB 3.125 MHz BW fully passive 2nd-order noise-shaping SAR ADC for low cost IoT sensor networks

被引:0
|
作者
Shen, Jiaqi [1 ]
Zhu, Xiaojian [1 ]
Shi, Chunqi [1 ]
Huang, Leilei [1 ]
Liu, Boxiao [1 ]
Zhang, Runxi [1 ]
机构
[1] East China Normal Univ, Inst Microelect Circuits & Syst, Shanghai 200241, Peoples R China
来源
关键词
SAR ADC; fully passive noise-shaping; hybrid switching procedure; split capacitor array; CMOS; SNDR;
D O I
10.1587/elex.2.230122
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fully passive 2nd-order noise-shaping successive approximation register (SAR) analog-to-digital converter (ADC) designed specifically for low-power and low-cost Internet of Things (IoT) applications. By optimizing the coefficients, a substantial 24 dB in-band quantization noise suppression is achieved. To further reduce power consumption and the total unit capacitor count, a hybrid switching procedure and optimal logic are utilized. The measurement result shows that this design achieves an effective number of 10.31 bits over a 3.125 MHz signal bandwidth. At a power supply of 1.8 V, the power consumption is measured to be 728 i.LW with a sampling rate of 50 MS/s. Fabricated in 180-nm CMOS technology, the ADC core occupies an area of 0.117 mm(2). The Schrier figure-of-merit (FoM) of 160.13 dB is obtained.
引用
收藏
页数:6
相关论文
共 47 条
  • [21] A 0.029mm2 17-fJ/Conv.-Step CT ΔΣ ADC With 2nd-Order Noise-Shaping SAR Quantizer
    Liu, Jiaxin
    Li, Shaolan
    Guo, Wenjuan
    Wen, Guangjun
    Sun, Nan
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 201 - 202
  • [22] A fully dynamic third-order EF-CIFF noise-shaping SAR ADC with NTF zeros optimization and passive integration
    Yousefirad, Mansoure
    Yavari, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157
  • [23] A 13b-ENOB 173dB-FoM 2nd-Order NS SAR ADC with Passive Integrators
    Guo, Wenjuan
    Zhuang, Haoyu
    Sun, Nan
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C236 - C237
  • [24] A 40MHz-BW 320MS/s Passive Noise-Shaping SAR ADC with Passive Signal-Residue Summation in 14nm FinFET
    Lin, Ying-Zu
    Lin, Chin-Yu
    Tsou, Shan-Chih
    Tsai, Chih-Hou
    Lu, Chao-Hsin
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 330 - +
  • [25] A 10 MHz-BW 85 dB-SNDR 4th-order sturdy MASH 2-0 noise shaping SAR ADC with 2nd-order gain-error-shaping technique
    Zhang, Lizhen
    Wu, Jianhui
    Electronics Letters, 2024, 60 (19)
  • [26] A Third-order Band-pass Fully-passive Noise-Shaping Modulator Based on a Time-interleaved SAR ADC
    Dai, Zhiyuan
    Hu, Hang
    Wu, Yimin
    Ye, Fan
    Ren, Junyan
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 101 - 104
  • [27] A Stability-Improved Single-Opamp Third-Order ΣΔ Modulator by Using a Fully-Passive Noise-Shaping SAR ADC and Passive Adder
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    ESSCIRC CONFERENCE 2016, 2016, : 249 - 252
  • [28] An 80MHz-BW 640MS/s Time-Interleaved Passive Noise-Shaping SAR ADC in 22nm FDSOI Process
    Lin, Chin-Yu
    Lin, Ying-Zu
    Tsai, Chih-Hou
    Lu, Chao-Hsin
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 378 - +
  • [29] A 79.1dB-SNDR 20MHz-BW 2nd-Order SAR-Assisted Noise-Shaping Pipeline ADC with Gain and Offset Background Calibrations Based on Convergence Enhanced Split-Over-Time Architecture
    Zhang, Yanbo
    Zhang, Jin
    Liu, Shubin
    Zhu, Zhangming
    Zhu, Yan
    Chan, Chi-hang
    Martins, R. P.
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [30] A 1.25-MHz-BW, 83-dB SNDR Pipelined Noise-Shaping SAR ADC With MASH 2-2 Structure and kT/C Noise Cancellation
    Zhang, Hanrui
    Li, Nannan
    Wang, Jinfu
    Jiao, Zihao
    Zhang, Jie
    Wang, Xiaofei
    Zhang, Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (10) : 3872 - 3876