Optimization of test accesses with a combined BIST and external test scheme

被引:1
|
作者
Sugihara, M [1 ]
Yasuura, H [1 ]
机构
[1] Kyushu Univ, Grad Sch Informat Sci & Elect Engn, Dept Comp Sci & Commun Engn, Kasuga, Fukuoka 8168580, Japan
关键词
test time; CBET; TAM; external pins;
D O I
10.1109/ASPDAC.2002.995014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
External pins for test are precious hardware resources because this number is strongly restricted. Cores are tested via test access mechanisms (TAMs) such as a test bus architecture. When cores are tested via test buses which have constant bit widths, test stimuli and test responses for a particular core have to be transported over these test buses. The core might require more widths for input and output than test buses, and hence, for some part of the test, the TAMs are idle; this is a wasteful usage of the TAMs. In this paper, an optimization method of test accesses with a combined BIST and external test (CBET) scheme is proposed for eliminating the wasteful usage of test buses. This method can minimize the test time and eliminate the wasteful usage of external pins by considering the trade-off between test time and the number of external pins. Our idea consists of two parts. One is to determine the optimum groups, each of which consists of cores, to simultaneously share mechanisms for the external test. The other is to determine the optimum bandwidth of the external input and output for the external test. Our idea is basically formulated for the purpose of eliminating the wasteful external pin usage. We make the external test part to be under the full bandwidth of external pins by, considering the trade-off between the test time and the number of external pins. This is achieved only with the CBET scheme because it permits test sets for both the BIST and the external test to be elastic. Taking test bus architecture as an example, a formulation for test access optimization and experimental results are shown. Experimental results reveal that our optimization can achieve a 51.9% reduction in the test time of conventional test scheduling and our proposals are confirmed to be effective in reducing the test time of system-on-a-chip.
引用
收藏
页码:683 / 688
页数:4
相关论文
共 50 条
  • [21] BIST scheme for low heat dissipation and reduced test application time
    Shah, Malav
    Nagchoudhuri, Dipankar
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 239 - +
  • [22] Symmetry Measure for Memory Test and Its Application in BIST Optimization
    Harutyunyan, Gurgen
    Hakhumyan, Aram
    Shoukourian, Samvel
    Vardanian, Valery A.
    Zorian, Yervant
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (06): : 753 - 766
  • [23] Exploiting test resource optimization in data path synthesis for BIST
    Li, XW
    Cheung, PYS
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 342 - 343
  • [24] Hybrid BIST optimization using reseeding and test set compaction
    Jervan, Gert
    Orasson, Elmet
    Kruus, Helena
    Ubar, Rairnund
    MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (5-6) : 254 - 262
  • [25] Optimization and implement technique for test generation in the design of BIST architecture
    Tan, EM
    Lei, J
    Zhang, Y
    ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 1650 - 1654
  • [26] BIST scheme based on two-dimensional test data compression
    Zhou, Bin
    Ye, Yizheng
    Li, Zhaolin
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2009, 21 (04): : 481 - 486
  • [27] A Comprehensive TCAM Test Scheme: An Optimized Test Algorithm Considering Physical Layout and Combining Scan Test with At-Speed BIST Design
    Wu, Hsiang-Huang
    Lee, Jih-Nung
    Chiang, Ming-Cheng
    Liu, Po-Wei
    Wu, Chi-Feng
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 186 - +
  • [28] Instruction based BIST for board/system level test of external memories and internconnects
    Caty, O
    Bayraktaroglu, I
    Majumdar, A
    Lee, R
    Bell, J
    Curhan, L
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 961 - 970
  • [29] Test of the ATLAS pion calibration scheme in the ATLAS combined test beam
    Spano, Francesco
    XIII INTERNATIONAL CONFERENCE ON CALORIMETRY IN HIGH ENERGY PHYSICS, 2009, 160
  • [30] A Hybrid Low-Cost PLL Test Scheme based on BIST Methodology
    Cai, Zhikuang
    Que, Shixuan
    Liu, Tingting
    Xu, Haobo
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS RESEARCH AND MECHATRONICS ENGINEERING, 2015, 121 : 354 - 357