Optimization of test accesses with a combined BIST and external test scheme

被引:1
|
作者
Sugihara, M [1 ]
Yasuura, H [1 ]
机构
[1] Kyushu Univ, Grad Sch Informat Sci & Elect Engn, Dept Comp Sci & Commun Engn, Kasuga, Fukuoka 8168580, Japan
关键词
test time; CBET; TAM; external pins;
D O I
10.1109/ASPDAC.2002.995014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
External pins for test are precious hardware resources because this number is strongly restricted. Cores are tested via test access mechanisms (TAMs) such as a test bus architecture. When cores are tested via test buses which have constant bit widths, test stimuli and test responses for a particular core have to be transported over these test buses. The core might require more widths for input and output than test buses, and hence, for some part of the test, the TAMs are idle; this is a wasteful usage of the TAMs. In this paper, an optimization method of test accesses with a combined BIST and external test (CBET) scheme is proposed for eliminating the wasteful usage of test buses. This method can minimize the test time and eliminate the wasteful usage of external pins by considering the trade-off between test time and the number of external pins. Our idea consists of two parts. One is to determine the optimum groups, each of which consists of cores, to simultaneously share mechanisms for the external test. The other is to determine the optimum bandwidth of the external input and output for the external test. Our idea is basically formulated for the purpose of eliminating the wasteful external pin usage. We make the external test part to be under the full bandwidth of external pins by, considering the trade-off between the test time and the number of external pins. This is achieved only with the CBET scheme because it permits test sets for both the BIST and the external test to be elastic. Taking test bus architecture as an example, a formulation for test access optimization and experimental results are shown. Experimental results reveal that our optimization can achieve a 51.9% reduction in the test time of conventional test scheduling and our proposals are confirmed to be effective in reducing the test time of system-on-a-chip.
引用
收藏
页码:683 / 688
页数:4
相关论文
共 50 条
  • [1] Optimization of test accesses with a combined BIST and external test scheme
    Sugihara, Makoto
    Yasuura, Hiroto
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2001, E84-A (11) : 2731 - 2738
  • [2] Optimization of test accesses with a combined BIST and external test scheme
    Sugihara, M
    Yasuura, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (11): : 2731 - 2738
  • [3] Implementation of a BIST scheme for ADC test
    Wu, GL
    Rao, J
    Ren, AL
    Ling, M
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1128 - 1131
  • [4] A Unified DFT Approach for BIST and External Test
    M.-L. Flottes
    C. Landrault
    A. Petitqueux
    Journal of Electronic Testing, 2003, 19 : 49 - 60
  • [5] A unified DFT approach for BIST and external test
    Flottes, ML
    Landrault, C
    Petitqueux, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (01): : 49 - 60
  • [6] Optimization of Test Power and Data Volume in BIST Scheme Based on Scan Slice Overlapping
    Zhou, Bin
    Xiao, Li-yi
    Ye, Yi-Zheng
    Wu, Xin-Chun
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (01): : 43 - 56
  • [7] Optimization of Test Power and Data Volume in BIST Scheme Based on Scan Slice Overlapping
    Bin Zhou
    Li-yi Xiao
    Yi-Zheng Ye
    Xin-Chun Wu
    Journal of Electronic Testing, 2011, 27 : 43 - 56
  • [8] An efficient test pattern generation scheme for an on chip BIST
    Varaprasad, BKSVL
    Patnaik, LM
    Jamadagni, HS
    Agrawal, VK
    VLSI DESIGN, 2001, 12 (04) : 551 - 562
  • [9] An effective BIST scheme for SRAM full speed test
    Zhang, Lijun
    Yu, Yue
    Zheng, Jianbin
    Song, Xiaoyu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (09) : 1281 - 1290
  • [10] A low cost test pattern generator for test-per-clock BIST scheme
    Lei, Shaochong
    Wang, Zhen
    Liu, Zeye
    Liang, Feng
    IEICE ELECTRONICS EXPRESS, 2010, 7 (10): : 672 - 677