Instruction based BIST for board/system level test of external memories and internconnects

被引:0
|
作者
Caty, O [1 ]
Bayraktaroglu, I [1 ]
Majumdar, A [1 ]
Lee, R [1 ]
Bell, J [1 ]
Curhan, L [1 ]
机构
[1] Sun Microsyst Inc, Sunnyvale, CA 94085 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes a general technique to test extemal memory/caches and memory interconnects using on.-chip logic. Such a test methodology is expected to significantly reduce board/system manufacturing test cost as well as to improve diagnosability of memory and memory-interconnect failures. The proposed methodology incorporates a significant amount of programmability.(including programmable MARCH algorithms and data backgrounds) to enable proper testing of all different flavors of memories and caches that one encounters in systems today. Another important aspect of the methodology is its reuse of on-chip memory/cache controllers. This allows the adaptation of the methodology to a variety of memory access. protocols (including DDR), without having to re-implement the access protocol inside the BIST engine. These considerations make the External BIST methodology presented in the paper, very general and adaptable to a wide range of applications and their corresponding memory sub-systems.
引用
收藏
页码:961 / 970
页数:10
相关论文
共 50 条
  • [1] Built In Self Test (BIST) Survey - An Industry Snapshot of HVM Component BIST usage at Board and System Test
    Conroy, Zoe
    Li, Hui
    Balangue, Jun
    PROCEEDINGS OF THE 2010 34TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY CONFERENCE (IEMT 2010), 2011,
  • [2] Board-level interconnect test and BIST implementation in boundary scan environment
    Zhong, Bo
    Meng, Xiaofeng
    Ji, Hong
    Chen, Xiaomei
    Yingyong Jichu yu Gongcheng Kexue Xuebao/Journal of Basic Science and Engineering, 2009, 17 (04): : 628 - 635
  • [3] Logic BIST Architecture for System-Level Test and Diagnosis
    Qian, Jun
    Wang, Xingang
    Yang, Qinfu
    Zhuang, Fei
    Jia, Junbo
    Li, Xiangfeng
    Zuo, Yuan
    Mekkoth, Jayanth
    Liu, Jinsong
    Chao, Hao-Jan
    Wu, Shianling
    Yang, Huafeng
    Yu, Lizhen
    Zhao, Feifei
    Wang, Laung-Terng
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 21 - +
  • [4] At-speed interconnect test and diagnosis of external memories on a system
    Kim, HC
    Jun, HS
    Gu, XL
    Chung, SS
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 156 - 162
  • [5] Design for board and system level structural test and diagnosis
    Vo, Toai
    Wang, Zhiyuan
    Eaton, Ted
    Ghosh, Pradipta
    Li, Huai
    Lee, Young
    Wang, Weili
    Jun, Hongshin
    Fang, Rong
    Singletary, Dan
    Gu, Xinli
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 409 - +
  • [6] Board level drop test analysis based on modal test and simulation
    Liu, Fang
    Meng, Guang
    Zhao, Mei
    Zhao, Junfeng
    JOURNAL OF ELECTRONIC PACKAGING, 2008, 130 (02) : 0210071 - 0210076
  • [7] Board Level Drop Test Modeling for System-in-Packages
    Amagai, Masazumi
    Yamada, Eiichi
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 700 - 703
  • [8] KNOWLEDGE-BASED SYSTEM TOOL FOR HIGH-LEVEL BIST DESIGN
    JONES, NA
    BAKER, K
    MICROPROCESSORS AND MICROSYSTEMS, 1987, 11 (01) : 35 - 40
  • [9] VLSI-CHIP TEST SYSTEM TESTS ITSELF AT BOARD LEVEL
    不详
    ELECTRONICS, 1985, 58 (31): : 46 - 49
  • [10] Prediction of Board Level Reliability of Drop Test for System-in-Package
    Yamada, Eiichi
    Amagai, Masazumi
    IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 53 - 56