Simulation of High Bandwidth Package on Package (HBPoP) Warpage and its effect on Thermal Cycling

被引:0
|
作者
Lan, Jia-Shen [1 ]
Wu, Mei-Ling [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Mech & Electromech Engn, 70 Lien Hai Rd, Kaohsiung, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid development of electronic devices that has occurred in recent years has prompted the demand for greater functionality in consumer electronics, with a particular emphasis on multifunctionality, miniaturization, and weight reduction. These restrictions have rendered the design of microelectronic structures much more complex and challenging, since the semiconductor technology has remained relatively unchanged. Recently, high bandwidth package on package (HBPoP) was introduced as a potential candidate for the processor that can be incorporated into smartphones, tablets, and other consumer electronics. Its key advantage stems from high-bandwidth and high-performance computing. However, as the warpage performance of the package is a key factor in the package assembly, it must be investigated before HBPoP can be adopted in practice. The warpage of package on package (PoP) is induced by the mismatch between the thermal expansion coefficients that arises in the reflow process. Once package warpage occurs, it may cause delamination within the structure, as well as induce package assembly failure. Thus, it is a significant reliability issue. In order to improve the PoP warpage performance, a prediction model is developed as a part of the present study by combing the experimental testing results with simulation results. The main objective is to provide the guidelines for optimizing the PoP structure with the goal of improving the warpage performance.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] High Power Module Package Mounting and Temperature Cycling Reliability Study by Simulation
    Qian, Richard
    Yao, Alex
    Xu, Bruce
    Liu, Yong
    Chew, C. H.
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1578 - 1584
  • [32] Power cycling simulation of an IC package: Considering electromigration and thermal-mechanical failure
    Yong, L
    Irving, S
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 415 - 421
  • [33] Numerical simulation approach on stress and strain for chip scale package under thermal cycling
    Ping, Yang
    Li, Wei
    International Journal of Manufacturing Technology and Management, 2009, 18 (03) : 300 - 307
  • [34] Manufacturing Readiness of BVA Technology for Ultra-High Bandwidth Package-on-Package
    Katkar, Rajesh
    Co, Rey
    Zohni, Wael
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1389 - 1395
  • [35] Package Level Warpage Simulation of Fan-out Wafer Level Package (FOWLP) Considering Viscoelastic Material Properties
    Chen, Zhaohui
    Zhang, Xiaowu
    Lim, Sharon Pei Siang
    Lim, Simon Siak Boon
    Lau, Boon Long
    Han, Yong
    Jong, Ming Chinq
    Liu, Songlin
    Wang, Xiaobai
    Andriani, Yosephine
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 836 - 842
  • [36] Characterization of warpage of flip-chip PBGA package and its effect on solder joint reliability
    Park, S
    Han, B
    Verma, K
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 253 - 258
  • [37] Thermal Modeling and Simulation of a Package-on-Package Embedded Micro Wafer Level Package (EMWLP) Structure at the Package and System-level
    Hoe, Yen Yi Germaine
    Choong, Chong Ser
    Rao, Vempati Srinivasa
    Sharma, Gaurav
    Zhang Xiaowu
    Pinjala, D.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 285 - 291
  • [38] A Novel Method for Strip Level Warpage Simulation of PoP Package During Assembly
    Lin, Wei
    Na, J. H.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 84 - 90
  • [39] Junction to Case Thermal Resistance Variability Due to Temperature Induced Package Warpage
    Nordstog, Thomas
    Henry, Christopher
    Nelson, Cameron
    Galloway, Jesse
    Fosnot, Phillip
    Quan Pham
    2017 THIRTY-THIRD ANNUAL SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM (SEMI-THERM), 2017, : 235 - 245
  • [40] Warpage Simulation and Optimization of Panel Level Fan-out Embedded Package
    Cui, Ruibin
    Kuang, Ziliang
    Yang, Guannan
    Cui, Chengqiang
    Zhang, Yu
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,