FPGA implementation of high-speed neural network for power amplifier behavioral modeling

被引:9
|
作者
Bahoura, Mohammed [1 ]
机构
[1] Univ Quebec, Dept Engn, Rimouski, PQ G5L 3A1, Canada
关键词
Adaptive modeling; Neural network; Power amplifier; Memory effects; Pipelining; FPGA; DIGITAL PREDISTORTER; HARDWARE;
D O I
10.1007/s10470-014-0263-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high-speed pipelined architecture of dynamic neural network is proposed for power amplifier behavioral modeling. This architecture is implemented on field programmable gate array (FPGA) using Xilinx system generator and Virtex-6 FPGA ML605 Evaluation Kit. The novelty of the proposed architecture is that it provides higher operating frequency, lower output latency, and less required resources. These improvements are obtained by reducing the bit-width data and by efficiently redistributing the inserted pipelining delays. The new pipelined architecture is evaluated and compared to the conventional and pseudo-conventional ones in terms of the resource utilization, the maximum operating frequency, and the modeling performances using the 16-QAM modeled test signal. This architecture is verified using JTAG hardware co-simulation both for single step and free-running clock modes.
引用
收藏
页码:507 / 527
页数:21
相关论文
共 50 条
  • [31] Design and FPGA Implementation of High-speed Parallel FIR Filters
    Hou, Baolin
    Yao, Yuancheng
    Qin, Mingwei
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS, ROBOTICS AND AUTOMATION (ICMRA 2015), 2015, 15 : 975 - 979
  • [33] Implementation of high-speed fixed-point dividers on FPGA
    Sorokin, Nikolay
    JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY, 2006, 6 (01): : 8 - 11
  • [34] Modeling power amplifier nonlinearities with artifical neural network
    Pochmara, J.
    MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, 2007, : 449 - 453
  • [35] High-Speed Channel Modeling with Deep Neural Network for Signal Integrity Analysis
    Lu, Tianjian
    Wu, Ken
    Yang, Zhiping
    Sun, Ju
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [36] Behavioral modeling of VCSELs for high-speed optical interconnects
    Szczerba, Krzysztof
    Kocot, Chris
    VERTICAL-CAVITY SURFACE-EMITTING LASERS XXII, 2018, 10552
  • [37] Neural network implementation on a FPGA
    Chen, YJ
    du Plessis, WP
    2002 IEEE AFRICON, VOLS 1 AND 2: ELECTROTECHNOLOGICAL SERVICES FOR AFRICA, 2002, : 337 - 342
  • [38] A neural network FPGA implementation
    Coric, S
    Latinovic, I
    Pavasovic, A
    NEUREL 2000: PROCEEDINGS OF THE 5TH SEMINAR ON NEURAL NETWORK APPLICATIONS IN ELECTRICAL ENGINEERING, 2000, : 117 - 120
  • [39] Design and implementation of FPGA circuits for high speed network monitors
    Kirimura, M
    Takamoto, Y
    Mori, T
    Yasumoto, K
    Nakata, A
    Higashino, T
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 393 - 403
  • [40] Neural-based transient behavioral modeling of IC buffers for high-speed interconnect design
    Cao, Yi
    Zhang, Qi-Jun
    Erdin, Ihsan
    PIERS 2007 BEIJING: PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM, PTS I AND II, PROCEEDINGS, 2007, : 1510 - +