FPGA implementation of high-speed neural network for power amplifier behavioral modeling

被引:9
|
作者
Bahoura, Mohammed [1 ]
机构
[1] Univ Quebec, Dept Engn, Rimouski, PQ G5L 3A1, Canada
关键词
Adaptive modeling; Neural network; Power amplifier; Memory effects; Pipelining; FPGA; DIGITAL PREDISTORTER; HARDWARE;
D O I
10.1007/s10470-014-0263-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high-speed pipelined architecture of dynamic neural network is proposed for power amplifier behavioral modeling. This architecture is implemented on field programmable gate array (FPGA) using Xilinx system generator and Virtex-6 FPGA ML605 Evaluation Kit. The novelty of the proposed architecture is that it provides higher operating frequency, lower output latency, and less required resources. These improvements are obtained by reducing the bit-width data and by efficiently redistributing the inserted pipelining delays. The new pipelined architecture is evaluated and compared to the conventional and pseudo-conventional ones in terms of the resource utilization, the maximum operating frequency, and the modeling performances using the 16-QAM modeled test signal. This architecture is verified using JTAG hardware co-simulation both for single step and free-running clock modes.
引用
收藏
页码:507 / 527
页数:21
相关论文
共 50 条
  • [21] HIGH-SPEED OPTOELECTRONIC NEURAL NETWORK
    BARNES, NM
    HEALEY, P
    MCKEE, P
    ONEILL, AW
    REJMANGREENE, MAZ
    SCOTT, EG
    WEBB, RP
    WOOD, D
    ELECTRONICS LETTERS, 1990, 26 (15) : 1110 - 1112
  • [22] A High-speed Low-power Deep Neural Network on an FPGA based on the Nested RNS: Applied to an Object Detector
    Nakahara, Hiroki
    Sasao, Tsutomu
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [23] A NEURAL NETWORK IMPLEMENTATION OF AN INPUT ACCESS SCHEME IN A HIGH-SPEED PACKET SWITCH
    ALI, MM
    NGUYEN, HT
    DALLAS GLOBECOM 89, VOLS 1-3: COMMUNICATIONS TECHNOLOGY FOR THE 1990S AND BEYOND, 1989, : 1192 - 1196
  • [24] A low-cost and high-speed hardware implementation of spiking neural network
    Zhang, Guohe
    Li, Bing
    Wu, Jianxing
    Wang, Ran
    Lan, Yazhu
    Sun, Li
    Lei, Shaochong
    Li, Hai
    Chen, Yiran
    NEUROCOMPUTING, 2020, 382 : 106 - 115
  • [25] FPGA implementation of the high-speed floating-point operation
    Ji, XS
    Wang, SR
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 626 - 629
  • [26] Physically Inspired Neural Network Model for RF Power Amplifier Behavioral Modeling and Digital Predistortion
    Mkadem, Farouk
    Boumaiza, Slim
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (04) : 913 - 923
  • [27] Deep Neural Network Behavioral Modeling Based on Transfer Learning for Broadband Wireless Power Amplifier
    Zhang, Sun
    Hu, Xin
    Liu, Zhijun
    Sun, Linlin
    Han, Kang
    Wang, Weidong
    Ghannouchi, Fadhel M.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2021, 31 (07) : 917 - 920
  • [28] Physically inspired neural network model for RF power amplifier behavioral modeling and digital predistortion
    Mkadem, Farouk
    Boumaiza, Slim
    IEEE Transactions on Microwave Theory and Techniques, 2011, 59 (4 PART 1) : 913 - 923
  • [29] High-speed subpixel edge detector implementation inside a FPGA
    Hussmann, S
    Ho, TH
    REAL-TIME IMAGING, 2003, 9 (05) : 361 - 368
  • [30] High-speed color sorting algorithm based on FPGA implementation
    Chen, Paining
    Gao, Mingyu
    Huang, Jiye
    Yang, Yuxiang
    Zeng, Yu
    2018 IEEE 27TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2018, : 235 - 239