FPGA implementation of the high-speed floating-point operation

被引:0
|
作者
Ji, XS [1 ]
Wang, SR [1 ]
机构
[1] Southern Univ, Sch Commun&Control, Wuxi 214063, Jiangsu, Peoples R China
关键词
floating-point operation; FPGA; triple data path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, algorithms of the floating-pointmultiplication and addition are discussed. The modified Booth algorithm is founded to be an ideal algorithm Without considering the sign of the multiplier and the multiplicand, modifying the product can be eliminated and the operation speed of the multiplier is improved greatly. A low-power triple data-path architecture can be used to finish the addition.. where the prediction of the leading-one can be operated in paralleled with the subtraction of mantissa. It greatly reduces the delay of the whole floating-point adder. The floating-point operation is also implemented and synthesized in the Altera field programmable gate array (FPGA).
引用
收藏
页码:626 / 629
页数:4
相关论文
共 50 条
  • [1] A generator of high-speed floating-point modules
    Leyva, G
    Caffarena, G
    Carreras, C
    Nieto-Taladriz, O
    [J]. 12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 306 - 307
  • [2] High-speed, area-efficient FPGA-based floating-point multiplier
    Aty, GA
    Hussein, AI
    Ashour, IS
    Mones, M
    [J]. ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 274 - 277
  • [3] Efficient Implementation of Floating-Point Reciprocator on FPGA
    Jaiswal, Manish Kumar
    Chandrachoodan, Nitin
    [J]. 22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 267 - 271
  • [4] FPGA Implementation of a Custom Floating-Point Library
    Campos, Nelson
    Edirisinghe, Eran
    Fatima, Shaheen
    Chesnokov, Slava
    Lluis, Alexis
    [J]. INTELLIGENT SYSTEMS AND APPLICATIONS, VOL 2, 2023, 543 : 527 - 542
  • [5] Design of a high-speed FPGA-based 32-bit floating-point FFT processor
    Mou, Shengmei
    Yang, Xiaodong
    [J]. SNPD 2007: EIGHTH ACIS INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING, ARTIFICIAL INTELLIGENCE, NETWORKING, AND PARALLEL/DISTRIBUTED COMPUTING, VOL 1, PROCEEDINGS, 2007, : 84 - +
  • [6] A High-Speed Floating-Point Multiply-Accumulator Based on FPGAs
    Zhou, Bin
    Wang, Guangsen
    Jie, Guisheng
    Liu, Qing
    Wang, Zhiwei
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1782 - 1789
  • [7] Systematic IEEE rounding method for high-speed floating-point multipliers
    Quach, NT
    Takagi, NF
    Flynn, MJ
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 511 - 521
  • [8] A novel IEEE rounding algorithm for high-speed floating-point multipliers
    Gok, Mustafa
    [J]. INTEGRATION-THE VLSI JOURNAL, 2007, 40 (04) : 549 - 560
  • [9] HIGH-SPEED NORMALIZATION AND ROUNDING CIRCUITS FOR PIPELINED FLOATING-POINT PROCESSORS
    CHANG, TL
    FISHER, PD
    [J]. IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (06): : 1403 - 1408
  • [10] Direct Alignment algorithm for high-speed floating-point adder design
    Wang, HX
    Han, CD
    [J]. COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2003, : 272 - 275