FPGA implementation of high-speed neural network for power amplifier behavioral modeling

被引:9
|
作者
Bahoura, Mohammed [1 ]
机构
[1] Univ Quebec, Dept Engn, Rimouski, PQ G5L 3A1, Canada
关键词
Adaptive modeling; Neural network; Power amplifier; Memory effects; Pipelining; FPGA; DIGITAL PREDISTORTER; HARDWARE;
D O I
10.1007/s10470-014-0263-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high-speed pipelined architecture of dynamic neural network is proposed for power amplifier behavioral modeling. This architecture is implemented on field programmable gate array (FPGA) using Xilinx system generator and Virtex-6 FPGA ML605 Evaluation Kit. The novelty of the proposed architecture is that it provides higher operating frequency, lower output latency, and less required resources. These improvements are obtained by reducing the bit-width data and by efficiently redistributing the inserted pipelining delays. The new pipelined architecture is evaluated and compared to the conventional and pseudo-conventional ones in terms of the resource utilization, the maximum operating frequency, and the modeling performances using the 16-QAM modeled test signal. This architecture is verified using JTAG hardware co-simulation both for single step and free-running clock modes.
引用
收藏
页码:507 / 527
页数:21
相关论文
共 50 条
  • [41] High-speed LMS Algorithm's Design and Implementation Based on FPGA
    Liang, Jingjing
    Gao, Jingmin
    Ling, Weixin
    ADVANCED MEASUREMENT AND TEST, PTS 1-3, 2011, 301-303 : 1157 - +
  • [42] The Design and Implementation of ECC High-speed Encryption Engine Based on FPGA
    Liang, Wei
    Xu, JianBo
    Huang, WeiHong
    Peng, Li
    ADVANCED RESEARCH ON INDUSTRY, INFORMATION SYSTEM AND MATERIAL ENGINEERING, 2012, 459 : 544 - 548
  • [43] Efficient FPGA implementation of high-speed true random number generator
    Lu, Zhenguo
    Yang, Shenshen
    Liu, Jianqiang
    Wang, Xuyang
    Li, Yongmin
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (02):
  • [44] High-Speed, SAD Based Wavefront Sensor Architecture Implementation on FPGA
    Kincses, Zoltan
    Orzo, Laszlo
    Nagy, Zoltan
    Mezo, Gyorgy
    Szolgay, Peter
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 64 (03): : 279 - 290
  • [45] High-speed FPGA implementation of the SHA-1 Hash function
    Kakarountas, A. P.
    Theodoridis, G.
    Laopoulos, T.
    Goutis, C. E.
    2005 IEEE INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS, 2005, : 211 - 215
  • [46] HIGH-SPEED LOGARITHMIC AMPLIFIER
    TAI, I
    HASEGAWA, KI
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1976, 25 (01) : 61 - 65
  • [47] High-Speed, SAD Based Wavefront Sensor Architecture Implementation on FPGA
    Zoltán Kincses
    László Orzó
    Zoltán Nagy
    György Mező
    Péter Szolgay
    Journal of Signal Processing Systems, 2011, 64 : 279 - 290
  • [48] A High-Speed FPGA Implementation of an RSD-Based ECC Processor
    Marzouqi, Hamad
    Al-Qutayri, Mahmoud
    Salah, Khaled
    Schinianakis, Dimitrios
    Stouraitis, Thanos
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 151 - 164
  • [49] FPGA Implementation of High-speed LDPC Codec for Wireless Laser Communication
    Jin, Xiaoshuai
    Liu, Hao
    2018 5TH INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CONTROL ENGINEERING (ICISCE 2018), 2018, : 1128 - 1132
  • [50] High-speed FPGA-implementation of multidimensional binary morphological operations
    Velten, J
    Kummert, A
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III: GENERAL & NONLINEAR CIRCUITS AND SYSTEMS, 2003, : 706 - 709