Design of high speed hybrid carry select adder

被引:0
|
作者
Parmar, Shivani [1 ]
Singh, Kirat Pal [2 ]
机构
[1] Sachdeva Engn Coll Girls, Elect & Commun Engn Dept, Gharuan, Punjab, India
[2] Surya World Univ, SSET, Dept Elect & Commun Engn, Bapror, Punjab, India
关键词
Adder; CSA; MCSA; delay; area;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The paper describes the power and area efficient carry select adder (CSA). Firstly, CSA is one of the fastest adders used in many data-processing systems to perform fast arithmetic operations. Secondly, CSA is intermediate between small areas but longer delay Ripple Carry Adder (RCA) and a larger area with shorter delay carry look-ahead adder. Third, there is still scope to reduce area in CSA by introduction of some add-one scheme. In Modified Carry Select Adder (MCSA) design, single RCA and BEC are used instead of dual RCAs to reduce area and power consumption with small speed penalty. The reason for area reduction is that, the number of logic gates used to design a BEC is less than the number of logic gates used for a RCA design. Thus, importance of BEC logic comes from the large silicon area reduction when designing MCSA for large number of bits. MCSA architectures are designed for 8-bit, 16-bit, 32-bit and 64-bit respectively. The design has been synthesized at 90nm process technology targeting using Xilinx Spartan-3 device. Comparison results of modified CSA with conventional CSA show better results and improvements.
引用
收藏
页码:1656 / 1663
页数:8
相关论文
共 50 条
  • [1] Design of High Speed Carry Select Adder Using Brent Kung Adder
    Potdukhe, Pappu P.
    Jaiswal, Vishal D.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 652 - 655
  • [2] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    [J]. 8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [3] Design of Low Power and High Speed Carry Select Adder Using Brent Kung Adder
    Saxena, Pallavi
    [J]. 2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [4] Design of High Speed Carry Save Adder using Carry Lookahead Adder
    Javali, Ravikumar A.
    Nayak, Ramanath J.
    Mhetar, Ashish M.
    Lakkannavar, Manjunath C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 33 - 36
  • [5] Design of Carry Select Adder for Low-Power and High Speed VLSI Applications
    Naik, M. Vinod Kumar
    Aneesh, Mohammed Y.
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [6] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [7] Implementation of High Speed and Low Power Carry Select Adder with BEC
    Gudala, Nikhil Advaith
    Ytterdal, Trond
    Lee, John J.
    Rizkalla, Maher
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 377 - 381
  • [8] Performance Analysis of a Low Power and High Speed Carry Select Adder
    Kennedy, Ombeni Kanze
    Sridevi, G.
    [J]. 2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 553 - 557
  • [9] Design of Proficient Two Operand Adder Using Hybrid Carry Select Adder with FPGA Implementation
    Thamizharasan, V
    Kasthuri, N.
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9152 - 9165
  • [10] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    [J]. 2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,