Investigation of Gate Sidewall Spacer Optimization From OFF-State Leakage Current Perspective in 3-nm Node Device

被引:16
|
作者
Ryu, Donghyun [1 ]
Myeong, Ilho [1 ]
Lee, Jang Kyu [1 ]
Kang, Myounggon [2 ]
Jeon, Jongwook [3 ]
Shin, Hyungcheol [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] Korea Natl Univ Transportat, Dept Elect Engn, Chungju 151742, South Korea
[3] Konkuk Univ, Dept Elect Engn, Seoul 05029, South Korea
关键词
Gate-induced drain leakage (GIDL); gate sidewall spacer; leakage current; nanoplate FET (NPFET); structural optimization; ultrascaled device; INDUCED DRAIN LEAKAGE; HIGH-PERFORMANCE; TRAP DENSITY; NANOWIRE; INSIGHT;
D O I
10.1109/TED.2019.2912394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the structural and material optimization of gate sidewall spacer in the perspective of OFF-state leakage current was performed in a 3-nm node nanoplate FET (NPFET). Gate-induced drain leakage (GIDL) current, a dominant factor of OFF-state leakage current, and active performance (ON-current, ON/OFF current ratio, and dynamic performance) were co-optimized according to the structural correlation of gate sidewall spacer with other structural components such as gate, source, and drain length. By optimizing the structure for gate and spacer, intrinsic delay was improved by 9.8%, GIDL current was reducedby similar to 78%, and then on/off current ratio (I-ON/I-OFF) was enhancedby 4.2 times. On-current (I-ON) according to contact resistance (R-con) and dynamic performance was analyzed in relation to source/drain (S/D) and spacer. Consequently, the intrinsic delay was improved by 10% and GIDL current reduced by about 92%, which enhanced I-ON/I-OFF by 7.9 times accordingly. Furthermore, by comparing structural relations between gate spacer and S/D spacer, a better structural optimization method was proposed.
引用
收藏
页码:2532 / 2537
页数:6
相关论文
共 41 条
  • [31] Correction to "Universal Dielectric Breakdown Modeling Under Off-State TDDB for Ultra-Scaled Device From 130 nm to 28 nm Nodes and Beyond"
    Garba-Seybou, Tidjani
    Bravaix, Alain
    Federspiel, Xavier
    Hai, Joycelyn
    Diouf, Cheikh
    Cacho, Florian
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (03) : 466 - 466
  • [32] Origin of Off-State Current in Multilayered MoTe2 Field-Effect Transistors: Gate-Induced Drain Leakage and Poole-Frenkel Conduction
    Seo, Seung Gi
    Park, Young Ho
    Jeong, Jinheon
    Kim, Seung Yeob
    Jin, Sung Hun
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2020, 14 (07):
  • [33] Off State Incorporation into the 3 energy mode Device Lifetime Modeling for advanced 40nm CMOS node
    Bravaix, A.
    Guerin, C.
    Goguenheim, D.
    Huard, V.
    Roy, D.
    Besset, C.
    Renard, S.
    Randriamihaja, Y. Mamy
    Vincent, E.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 55 - 64
  • [34] Universal Dielectric Breakdown Modeling Under Off-State TDDB for Ultra-Scaled Device From 130nm to 28nm Nodes and Beyond
    Garba-Seybou, Tidjani
    Bravaix, Alain
    Federspiel, Xavier
    Hai, Joycelyn
    Diouf, Cheikh
    Cacho, Florian
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (02) : 174 - 183
  • [35] 30-nm-Channel-Length C-Axis Aligned Crystalline In-Ga-Zn-O Transistors with Low Off-State Leakage Current and Steep Subthreshold Characteristics
    Matsuda, S.
    Hiramatsu, T.
    Honda, R.
    Matsubayashi, D.
    Tomisu, H.
    Kobayashi, Y.
    Tochibayashi, K.
    Hodo, R.
    Fujiki, H.
    Yamamoto, Y.
    Tsubuku, M.
    Okazaki, Y.
    Yamamoto, Y.
    Yamazaki, S.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [36] OFF-STATE LEAKAGE CURRENTS IN N-CHANNEL METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS WITH 10-NM THERMALLY NITRIDED AND REOXIDIZED NITRIDED OXIDES AS THE GATE DIELECTRIC
    FLEISCHER, S
    LIU, ZH
    LAI, PT
    KO, PK
    CHENG, YC
    APPLIED PHYSICS LETTERS, 1991, 59 (23) : 3006 - 3008
  • [37] A Novel General Compact Model Approach for 7-nm Technology Node Circuit Optimization From Device Perspective and Beyond
    Huo, Qiang
    Wu, Zhenhua
    Huang, Weixing
    Wang, Xingsheng
    Tang, Geyu
    Yao, Jiaxin
    Liu, Yongpan
    Zhao, Xiaojin
    Zhang, Feng
    Li, Ling
    Liu, Ming
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 295 - 301
  • [38] On-Chip Power Supply Noise Measurement using Time Resolved Emission (TRE) Waveforms of Light Emission from Off-State Leakage Current (LEOSLC)
    Stellari, Franco
    Song, Peilin
    Sylvestri, John
    Miles, Darrell
    Forlenza, Orazio
    Forlenza, Donato
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 196 - +
  • [39] Failure mechanism analysis of off-state drain-to-source leakage current failure of a commercial 650 V discrete GaN-on-Si HEMT power device by accelerated power cycling test
    Song, S.
    -Nielsen, S. Munk
    Uhrenfeldt, C.
    MICROELECTRONICS RELIABILITY, 2017, 76 : 539 - 543
  • [40] Low Gate Leakage Current and Interface State Density of Atomic Layer Deposition Al2O3 SiC MOS Device with NH3 Plasma Treatment
    Heo, Seung Chan
    Jung, Woo Suk
    Lim, Donghwan
    Yoo, Gwangwe
    Park, Jin-Hong
    Choi, Changhwan
    Science of Advanced Materials, 2016, 8 (09) : 1866 - 1869