Investigation of Gate Sidewall Spacer Optimization From OFF-State Leakage Current Perspective in 3-nm Node Device

被引:16
|
作者
Ryu, Donghyun [1 ]
Myeong, Ilho [1 ]
Lee, Jang Kyu [1 ]
Kang, Myounggon [2 ]
Jeon, Jongwook [3 ]
Shin, Hyungcheol [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] Korea Natl Univ Transportat, Dept Elect Engn, Chungju 151742, South Korea
[3] Konkuk Univ, Dept Elect Engn, Seoul 05029, South Korea
关键词
Gate-induced drain leakage (GIDL); gate sidewall spacer; leakage current; nanoplate FET (NPFET); structural optimization; ultrascaled device; INDUCED DRAIN LEAKAGE; HIGH-PERFORMANCE; TRAP DENSITY; NANOWIRE; INSIGHT;
D O I
10.1109/TED.2019.2912394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the structural and material optimization of gate sidewall spacer in the perspective of OFF-state leakage current was performed in a 3-nm node nanoplate FET (NPFET). Gate-induced drain leakage (GIDL) current, a dominant factor of OFF-state leakage current, and active performance (ON-current, ON/OFF current ratio, and dynamic performance) were co-optimized according to the structural correlation of gate sidewall spacer with other structural components such as gate, source, and drain length. By optimizing the structure for gate and spacer, intrinsic delay was improved by 9.8%, GIDL current was reducedby similar to 78%, and then on/off current ratio (I-ON/I-OFF) was enhancedby 4.2 times. On-current (I-ON) according to contact resistance (R-con) and dynamic performance was analyzed in relation to source/drain (S/D) and spacer. Consequently, the intrinsic delay was improved by 10% and GIDL current reduced by about 92%, which enhanced I-ON/I-OFF by 7.9 times accordingly. Furthermore, by comparing structural relations between gate spacer and S/D spacer, a better structural optimization method was proposed.
引用
收藏
页码:2532 / 2537
页数:6
相关论文
共 41 条
  • [11] Off-State Leakage Current in Nano-Scale MOSFET with Hf-Based Gate Dielectrics
    Yang, Jian-Hong
    Li, Gui-Fang
    Liu, Hui-Lan
    2008 2ND IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1-3, 2008, : 1189 - 1192
  • [12] Off-state breakdown effects on gate leakage current in power pseudomorphic AlGaAs/InGaAs HEMT's
    Chou, YC
    Li, GP
    Chen, YC
    Wu, CS
    Yu, KK
    Midford, TA
    IEEE ELECTRON DEVICE LETTERS, 1996, 17 (10) : 479 - 481
  • [13] GeOI pMOSFETs Scaled Down to 30-nm Gate Length With Record Off-State Current
    Hutin, Louis
    Le Royer, Cyrille
    Damlencourt, Jean-Francois
    Hartmann, Jean-Michel
    Grampeix, Helen
    Mazzocchi, Vincent
    Tabone, Claude
    Previtali, Bernard
    Pouydebasque, Arnaud
    Vinet, Maud
    Faynot, Olivier
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (03) : 234 - 236
  • [14] Analysis of Off-State Leakage Current Characteristics and Mechanisms of Nanoscale MOSFETs with a High-k Gate Dielectric
    Liu Hong-Xia
    Ma Fei
    CHINESE PHYSICS LETTERS, 2012, 29 (12)
  • [15] Stress engineering and proton radiation influence on off-state leakage current in triple-gate SOI devices
    Der Agopian, Paula Ghedini
    Mendes Bordallo, Caio Cesar
    Simoen, Eddy
    Claeys, Cor
    Martino, Joao Antonio
    SOLID-STATE ELECTRONICS, 2013, 90 : 155 - 159
  • [16] Trade-off between gate leakage current and threshold voltage stability in power HEMTs during ON-state and OFF-state stress
    Favero, D.
    De Santi, C.
    Stockman, A.
    Nardo, A.
    Vanmeerbeek, P.
    Tack, M.
    Meneghesso, G.
    Zanoni, E.
    Meneghini, M.
    MICROELECTRONICS RELIABILITY, 2023, 150
  • [17] Testing and diagnostics of CMOS circuits using light emission from off-state leakage current
    Stellari, F
    Song, PL
    Tsang, JC
    McManus, MK
    Ketchen, MB
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (09) : 1455 - 1462
  • [18] Gate Current Variation: A New Theory and Practice on Investigating the Off-State Leakage of Trigate MOSFETs and the Power Dissipation of SRAM
    Hsieh, E. R.
    Lin, S. T.
    Chung, Steve S.
    Huang, R. M.
    Tsai, C. T.
    Jung, L. T.
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [19] 20-nm-node trench-gate-self-aligned crystalline In-Ga-Zn-Oxide FET with high frequency and low off-state current
    Matsubayashi, D.
    Asami, Y.
    Okazaki, Y.
    Kurata, M.
    Sasagawa, S.
    Okamoto, S.
    Iikubo, Y.
    Sato, T.
    Yakubo, Y.
    Honda, R.
    Tsubuku, M.
    Fujita, M.
    Takeuchi, T.
    Yamamoto, Y.
    Yamazaki, S.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [20] Investigation of Device Performance for Fin Angle Optimization in FinFET and Gate-All-Around FETs for 3 nm-Node and Beyond
    Kim, Soyoun
    Lee, Kitae
    Kim, Sihyun
    Kim, Munhyeon
    Lee, Jong-Ho
    Kim, Sangwan
    Park, Byung-Gook
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 2088 - 2093