Investigation of Gate Sidewall Spacer Optimization From OFF-State Leakage Current Perspective in 3-nm Node Device

被引:16
|
作者
Ryu, Donghyun [1 ]
Myeong, Ilho [1 ]
Lee, Jang Kyu [1 ]
Kang, Myounggon [2 ]
Jeon, Jongwook [3 ]
Shin, Hyungcheol [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[2] Korea Natl Univ Transportat, Dept Elect Engn, Chungju 151742, South Korea
[3] Konkuk Univ, Dept Elect Engn, Seoul 05029, South Korea
关键词
Gate-induced drain leakage (GIDL); gate sidewall spacer; leakage current; nanoplate FET (NPFET); structural optimization; ultrascaled device; INDUCED DRAIN LEAKAGE; HIGH-PERFORMANCE; TRAP DENSITY; NANOWIRE; INSIGHT;
D O I
10.1109/TED.2019.2912394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the structural and material optimization of gate sidewall spacer in the perspective of OFF-state leakage current was performed in a 3-nm node nanoplate FET (NPFET). Gate-induced drain leakage (GIDL) current, a dominant factor of OFF-state leakage current, and active performance (ON-current, ON/OFF current ratio, and dynamic performance) were co-optimized according to the structural correlation of gate sidewall spacer with other structural components such as gate, source, and drain length. By optimizing the structure for gate and spacer, intrinsic delay was improved by 9.8%, GIDL current was reducedby similar to 78%, and then on/off current ratio (I-ON/I-OFF) was enhancedby 4.2 times. On-current (I-ON) according to contact resistance (R-con) and dynamic performance was analyzed in relation to source/drain (S/D) and spacer. Consequently, the intrinsic delay was improved by 10% and GIDL current reduced by about 92%, which enhanced I-ON/I-OFF by 7.9 times accordingly. Furthermore, by comparing structural relations between gate spacer and S/D spacer, a better structural optimization method was proposed.
引用
收藏
页码:2532 / 2537
页数:6
相关论文
共 41 条
  • [21] Optimization of Sidewall Spacer Engineering at Sub-5 nm Technology Node For JL-Nanowire FET: Digital/Analog/RF/Circuit Perspective
    Anguru, Chandana
    Aryasomayajula, Vamsi Krishna
    Kotha, Venkata Ramakrishna
    Valasa, Sresta
    Bhukya, Sunitha
    Vadthiya, Narendar
    Bheemudu, V.
    Kallepelli, Sagar
    Maheshwaram, Satish
    Mudidhe, Praveen Kumar
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (01)
  • [22] On the link between electroluminescence, gate current leakage, and surface defects in AlGaN/GaN high electron mobility transistors upon off-state stress
    Montes Bajo, M.
    Hodges, C.
    Uren, M. J.
    Kuball, M.
    APPLIED PHYSICS LETTERS, 2012, 101 (03)
  • [23] DC performance improvement of nanochannel AlGaN/AlN/GaN HEMTs with reduced OFF-state leakage current by post-gate annealing modulation
    Mazumder, Soumen
    Wu, Zhan-Gao
    Pan, Po Cheng
    Li, Ssu-Hsien
    Wang, Yeong-Her
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (09)
  • [24] Off-state leakage current reduction in AlGaN/GaN high electron mobility transistors by combining surface treatment and post-gate annealing
    Lu, Xing
    Jiang, Huaxing
    Liu, Chao
    Zou, Xinbo
    Lau, Kei May
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (05)
  • [25] Dielectric Material and Thermal Optimization in Sidewall Spacer Design for Junctionless Nanosheet FETs at Sub-5 nm Technology Node: An Insight into Device and Circuit Performance
    Indhur, Vanitha
    Dupati, Uma Maheshwari
    Lakkarasu, Manasa
    Sanga, Sravya
    Valasa, Sresta
    Kotha, Venkata Ramakrishna
    Bhukya, Sunitha
    Vadthiya, Narendar
    Vadthya, Bheemudu
    Malishetty, Narendar
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (10)
  • [26] Off-State Drain Leakage Current Mechanism in GaN High Electron Mobility Transistors from Thermal Storage Test
    Mukherjee, Jayjit
    Chaubey, Rupesk Kumar
    Rawal, Dipendra S.
    Dhaka, Rajendra S.
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2022, 219 (21):
  • [27] Enhancement-mode power heterojunction FET utilizing re-grown P+-GaAs gate with negligible off-state leakage current
    Bito, Y
    Ishigaki, T
    Shimawaki, H
    Nashimoto, Y
    2003 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2003, : 703 - 706
  • [28] Gate-induced drain leakage current characteristics of p-type polycrystalline silicon thin film transistors aged by off-state stress
    Park, J.
    Jang, K. S.
    Shin, D. G.
    Shin, M.
    Yi, J. S.
    SOLID-STATE ELECTRONICS, 2018, 148 : 20 - 26
  • [29] Optimization of Source/Drain Doping Level of Carbon Nanotube Field-Effect Transistors to Suppress OFF-State Leakage Current while Keeping Ideal ON-State Current
    Algul, Berrin Pinar
    Uchida, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (06)
  • [30] The simulation of a new asymmetrical double-gate poly-Si TFT with modified channel conduction mechanism for highly reduced OFF-state leakage current
    Orouji, AA
    Kumar, MJ
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (04) : 675 - 682