FPGA based Hardware Implementation of Hybrid Cryptographic Algorithm for Encryption and Decryption

被引:0
|
作者
Shende, Vikrant [1 ]
Kulkarni, Meghana [2 ]
机构
[1] VTU RRC, Belagavi, India
[2] VTU, Dept PG Studies, Belagavi, India
关键词
AES; RSA; FPGA; Cryptosystem; Hybrid encryption; cloud security;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, a hybrid encryption algorithm is proposed. The RSA (Rivest Shamir Adleman) public-key standard has been used along with AES (Advanced Encryption Standard), a symmetric key algorithm, thereby reinforcing the RSA architecture as well as giving rise to a much more secure encryption algorithm. This hybrid design is implemented on Modelsim to obtain the simulation results and then synthesized using Xilinx ISE platform and targeted on a FPGA. In the proposed hybrid system, to provide extra security and to achieve much stronger encryption, the AES key is also encrypted using RSA algorithm along with the encryption of plaintext by AES. This virtually provides a double layer of the security perimeter. For the decryption, the RSA public key is used to decrypt the AES key and then using this key, the original plaintext message is obtained.
引用
收藏
页码:416 / 419
页数:4
相关论文
共 50 条
  • [41] Hardware Implementation of Math Module based on CORDIC Algorithm using FPGA
    Ibrahim, Muhammad Nasir
    Tack, Chen Kean
    Idroas, Mariani
    Bilmas, Siti Noormaya
    Yahya, Zuraimi
    [J]. 2013 19TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS 2013), 2013, : 628 - 632
  • [42] Hardware implementation of a background substraction algorithm in FPGA-based platforms
    Calvo-Gallego, Elisa
    Sanchez-Solano, Santiago
    Brox Jimenez, Piedad
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2015, : 1688 - 1693
  • [43] FPGA Implementation and Design of a Hybrid Chaos-AES Color Image Encryption Algorithm
    Yang, Cheng-Hsiung
    Chien, Yu-Sheng
    [J]. SYMMETRY-BASEL, 2020, 12 (02):
  • [44] A Masked Pure-Hardware Implementation of Kyber Cryptographic Algorithm
    Kamucheka, Tendayi
    Nelson, Alexander
    Andrews, David
    Huang, Miaoqing
    [J]. 2022 21ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2022), 2022, : 112 - 112
  • [45] A Systematic Methodology for Multi-Images Encryption and Decryption Based on Single Chaotic System and FPGA Embedded Implementation
    Zheng, Hanzhong
    Yu, Simin
    Xu, Xiangqian
    [J]. MATHEMATICAL PROBLEMS IN ENGINEERING, 2014, 2014
  • [46] Encrypt Hardware Device Based on Cryptographic Algorithm
    Cong, Chen
    [J]. INTELLIGENCE COMPUTATION AND EVOLUTIONARY COMPUTATION, 2013, 180 : 139 - 145
  • [47] Research and Implementation of File Encryption and Decryption
    Lu Chang
    Xu GuangMing
    [J]. ADVANCES IN COMPUTER SCIENCE AND ENGINEERING, 2012, 141 : 165 - 170
  • [48] Architecture design and hardware implementation of AES encryption algorithm
    Wei, Hongling
    Li, Hongyan
    Chen, Mingying
    [J]. 2020 5TH INTERNATIONAL CONFERENCE ON MECHANICAL, CONTROL AND COMPUTER ENGINEERING (ICMCCE 2020), 2020, : 1611 - 1614
  • [49] ASIC hardware implementation of the IDEA NXT encryption algorithm
    Macchetti, Marco
    Chen, Wenyu
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4843 - +
  • [50] Optimized Hardware Implementation of the Advanced Encryption Standard Algorithm
    Abd Elfatah, Ahmed Fathy
    Tarrad, Ibrahim F.
    Awad, Ali Ismail
    Hamed, Hesham F. A.
    [J]. 2013 8TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS (ICCES), 2013, : 197 - 201