FPGA based Hardware Implementation of Hybrid Cryptographic Algorithm for Encryption and Decryption

被引:0
|
作者
Shende, Vikrant [1 ]
Kulkarni, Meghana [2 ]
机构
[1] VTU RRC, Belagavi, India
[2] VTU, Dept PG Studies, Belagavi, India
关键词
AES; RSA; FPGA; Cryptosystem; Hybrid encryption; cloud security;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, a hybrid encryption algorithm is proposed. The RSA (Rivest Shamir Adleman) public-key standard has been used along with AES (Advanced Encryption Standard), a symmetric key algorithm, thereby reinforcing the RSA architecture as well as giving rise to a much more secure encryption algorithm. This hybrid design is implemented on Modelsim to obtain the simulation results and then synthesized using Xilinx ISE platform and targeted on a FPGA. In the proposed hybrid system, to provide extra security and to achieve much stronger encryption, the AES key is also encrypted using RSA algorithm along with the encryption of plaintext by AES. This virtually provides a double layer of the security perimeter. For the decryption, the RSA public key is used to decrypt the AES key and then using this key, the original plaintext message is obtained.
引用
收藏
页码:416 / 419
页数:4
相关论文
共 50 条
  • [31] FPGA Implementation of Advanced Encryption Standard Algorithm
    Kouser, Zabina
    Singhal, Manish
    Joshi, Amit M.
    [J]. 2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,
  • [32] An Integrated Data Analytic Framework with Enhanced Security using Hybrid Hardware and Software based encryption/decryption
    Begum, M. Sharmila
    George, A.
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INTELLIGENT SUSTAINABLE SYSTEMS (ICISS 2017), 2017, : 841 - 845
  • [33] Hybridized Cryptographic Encryption and Decryption Using Advanced Encryption Standard and Data Encryption Standard
    Kanshi, Avaneesh
    Soundrapandiyan, Rajkumar
    Sofia, V. S. Anita
    Rajasekar, V. R.
    [J]. CYBERNETICS AND INFORMATION TECHNOLOGIES, 2023, 23 (04) : 63 - 78
  • [34] A low-cost and highly compact FPGA-based encryption/decryption architecture for AES algorithm
    Equihua, Christian
    Anides, Esteban
    Garcia, Luis
    Vazquez, Eduardo
    Sanchez, Gabriel
    Avalos, Juan-Gerardo
    Sanchez, Giovanny
    [J]. IEEE LATIN AMERICA TRANSACTIONS, 2021, 19 (09) : 1443 - 1450
  • [35] Application of Hybrid Encryption Algorithm in Hardware Encryption Interface Card
    Yang, Huiwei
    [J]. SECURITY AND COMMUNICATION NETWORKS, 2022, 2022
  • [36] Fast architectures for FPGA-based implementation of RSA encryption algorithm
    Nibouche, O
    Nibouche, M
    Bouridane, A
    Belatreche, A
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 271 - 278
  • [37] A Novel DNA Computing based Encryption and Decryption Algorithm
    UbaidurRahman, Noorul Hussain
    Balamurugan, Chithralekha
    Mariappan, Rajapandian
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 463 - 475
  • [38] Hardware Implementation of KLMS Algorithm using FPGA
    Ren, Xiaowei
    Ren, Pengju
    Chen, Badong
    Min, Tai
    Zheng, Nanning
    [J]. PROCEEDINGS OF THE 2014 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2014, : 2276 - 2281
  • [39] The hardware implementation of a genetic algorithm model with FPGA
    Tu, L
    Zhu, MC
    Wang, JX
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 374 - 377
  • [40] Implementation of El-Gamal algorithm for speech signals encryption and decryption
    Imran, Omar A.
    Yousif, Sura F.
    Hameed, Isam Salah
    Abed, Wisam Najm Al-Din
    Hammid, Ali Thaeer
    [J]. INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND DATA SCIENCE, 2020, 167 : 1028 - 1037