A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery

被引:40
|
作者
Liao, Chih-Fan [1 ,2 ]
Liu, Shen-Iuan [1 ,2 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 1067, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 1067, Taiwan
关键词
Clock and data recovery; equalizer; 40-Gb/s receiver; serial-link application;
D O I
10.1109/JSSC.2008.2005535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 40 Gb/s serial-link receiver including an adaptive equalizer and a CDR circuit. A parallel-path equalizing filter is used to compensate the high-frequency loss in copper cables. The adaptation is performed by only varying the gain in the high-pass path, which allows a single loop for proper control and completely removes the RC filters used for separately extracting the high- and low-frequency contents of the signal. A full-rate bang-bang phase detector with only five latches is proposed in the following CDR circuit. Minimizing the number of latches saves the power consumption and the area occupied by inductors. The performance is also improved by avoiding complicated routing of high-frequency signals. The receiver is able to recover 40 Gb/s data passing through a 4 m cable with 10 dB loss at 20 GHz. For an input PRBS of 2(7)-1, the recovered clock jitter is 0.3 ps(rms) and 4.3 ps(pp). The retimed data exhibits 500 mV(pp) output swing and 9.6 ps(pp) jitter with BER < 10(-12). Fabricated in 90 nm CMOS technology, the receiver consumes 115 mW, of which 58 mW is dissipated in the equalizer and 57 mW in the CDR.
引用
收藏
页码:2492 / 2502
页数:11
相关论文
共 50 条
  • [41] A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology
    Chen, WZ
    Weng, MC
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 232 - 235
  • [42] CMOS CIRCUITS FOR GB/S SERIAL DATA COMMUNICATION
    EWEN, JF
    SOYUER, M
    WIDMER, AX
    WRENNER, KR
    PARKER, BD
    AINSPAN, HA
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (1-2) : 73 - 81
  • [43] A 6.4 Gb/s Data Lane Design for Forwarded Clock Receiver in 65nm CMOS
    Yu, Kunzhi
    Wang, Ziqiang
    Ma, Xuan
    Zheng, Xuqiang
    Zhang, Chun
    Wang, Zhihua
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 936 - 939
  • [44] 40 Gb/s integrated clock and data recovery circuit in a silicon bipolar technology
    Wurzer, M
    Böck, J
    Zirwas, W
    Knapp, H
    Schumann, F
    Felder, A
    Treitinger, L
    PROCEEDINGS OF THE 1998 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1998, : 136 - 139
  • [45] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 73 - 76
  • [46] A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator
    Kreienkamp, R
    Langmann, U
    Zimmermann, C
    Aoyama, T
    Siedhoff, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 736 - 743
  • [47] Clock and Data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, K
    Saleh, F
    Lee, D
    Fung, P
    Ta, P
    Miller, G
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 261 - 264
  • [48] Clock and data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, Kamran
    Saleh, Farid
    Lee, Donald
    Fung, Patrick
    Ta, Paul
    Miller, Gary
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 261 - 264
  • [49] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS
    Modir, Naeeme
    Sheikhaei, Samad
    Foroozande, Behjat
    Soleiman, Elias
    International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247
  • [50] A 56Gb/s NRZ-Electrical 247mW/lane Serial-Link Transceiver in 28nm CMOS
    Shibasaki, Takayuki
    Danjo, Takumi
    Ogata, Yuuki
    Sakai, Yasufumi
    Miyaoka, Hiroki
    Terasawa, Futoshi
    Kudo, Masahiro
    Kano, Hideki
    Matsuda, Atsushi
    Kawai, Shigeaki
    Arai, Tomoyuki
    Higashi, Hirohito
    Naka, Naoaki
    Yamaguchi, Hisakatsu
    Mori, Toshihiko
    Koyanagi, Yoichi
    Tamura, Hirotaka
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 64 - U79