A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery

被引:40
|
作者
Liao, Chih-Fan [1 ,2 ]
Liu, Shen-Iuan [1 ,2 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 1067, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 1067, Taiwan
关键词
Clock and data recovery; equalizer; 40-Gb/s receiver; serial-link application;
D O I
10.1109/JSSC.2008.2005535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 40 Gb/s serial-link receiver including an adaptive equalizer and a CDR circuit. A parallel-path equalizing filter is used to compensate the high-frequency loss in copper cables. The adaptation is performed by only varying the gain in the high-pass path, which allows a single loop for proper control and completely removes the RC filters used for separately extracting the high- and low-frequency contents of the signal. A full-rate bang-bang phase detector with only five latches is proposed in the following CDR circuit. Minimizing the number of latches saves the power consumption and the area occupied by inductors. The performance is also improved by avoiding complicated routing of high-frequency signals. The receiver is able to recover 40 Gb/s data passing through a 4 m cable with 10 dB loss at 20 GHz. For an input PRBS of 2(7)-1, the recovered clock jitter is 0.3 ps(rms) and 4.3 ps(pp). The retimed data exhibits 500 mV(pp) output swing and 9.6 ps(pp) jitter with BER < 10(-12). Fabricated in 90 nm CMOS technology, the receiver consumes 115 mW, of which 58 mW is dissipated in the equalizer and 57 mW in the CDR.
引用
收藏
页码:2492 / 2502
页数:11
相关论文
共 50 条
  • [21] A 40 Gb/s 74.9 mW PAM4 Receiver With Novel Clock and Data Recovery
    Tang, Liangxiao
    Gai, Weixin
    Shi, Linqi
    Xiang, Xiao
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 39 - 42
  • [22] A 42.7Gb/s Optical Receiver With Digital Clock and Data Recovery in 28nm CMOS
    Kang, Hyungryul
    Kim, Inhyun
    Liu, Ruida
    Kumar, Ankur
    Yi, Il-Min
    Yuan, Yuan
    Huang, Zhihong
    Palermo, Samuel
    IEEE ACCESS, 2024, 12 : 109900 - 109911
  • [23] A 40-Gb/s clock and data recovery circuit in 0.18-μm CMOS technology
    Lee, J
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2181 - 2190
  • [24] A 10-gb/s CMOS clock and data recovery circuit
    Savoj, J
    Razavi, B
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 136 - 139
  • [25] An 84-mW 4-Gb/s clock and data recovery circuit for serial link applications
    Lee, MJE
    Dally, WJ
    Poulton, JW
    Chiang, P
    Greenwood, SF
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 149 - 152
  • [26] An 8Gb/s source-synchronous I/O link with adaptive receiver equalization, offset cancellation and clock deskew
    Jaussi, JE
    Balamurugan, G
    Johnson, DR
    Casper, BK
    Martin, A
    Kennedy, JT
    Shanbhag, N
    Mooney, R
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 246 - 247
  • [27] 0.18 μm CMOS integrated limiting amplifier and clock and data recovery circuits for 10 Gb/s optical receiver
    Liu, Xin-Fang
    Feng, Jun
    Jin, Jie
    Wang, Jun-Feng
    Lu, Jing-Yu
    Yuan, Sheng
    Dianzi Qijian/Journal of Electron Devices, 2004, 27 (04):
  • [28] A quad-channel 3.125Gb/s/ch serial-link transceiver with mixed-mode adaptive equalizer in 0.18μm CMOS
    Yang, J
    Kim, J
    Byun, S
    Conroy, C
    Kim, B
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 176 - 177
  • [29] A 2.2-pJ/bit 10-Gb/s Forwarded-Clock Serial-Link Transceiver for IoE Applications
    El-Badry, Mohamed
    El-Fiky, Mona
    Yasser, Aya
    Shehata, Ahmed
    El-Sayeh, Mostafa
    Sallam, Ahmed
    Hagras, Mostafa
    Abdelati, Ahmed
    Ibrahim, Sameh
    2017 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2017,
  • [30] A 28Gb/s Multi-Standard Serial-Link Transceiver for Backplane Applications in 28nm CMOS
    Zhang, Bo
    Khanoyan, Karapet
    Hatamkhani, Hamid
    Tong, Haitao
    Hu, Kangmin
    Fallahi, Siavash
    Vakilian, Kambiz
    Brewster, Anthony
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 52 - U734