共 50 条
- [21] A 40 Gb/s 74.9 mW PAM4 Receiver With Novel Clock and Data Recovery 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 39 - 42
- [22] A 42.7Gb/s Optical Receiver With Digital Clock and Data Recovery in 28nm CMOS IEEE ACCESS, 2024, 12 : 109900 - 109911
- [24] A 10-gb/s CMOS clock and data recovery circuit 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 136 - 139
- [25] An 84-mW 4-Gb/s clock and data recovery circuit for serial link applications 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 149 - 152
- [26] An 8Gb/s source-synchronous I/O link with adaptive receiver equalization, offset cancellation and clock deskew 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 246 - 247
- [27] 0.18 μm CMOS integrated limiting amplifier and clock and data recovery circuits for 10 Gb/s optical receiver Dianzi Qijian/Journal of Electron Devices, 2004, 27 (04):
- [28] A quad-channel 3.125Gb/s/ch serial-link transceiver with mixed-mode adaptive equalizer in 0.18μm CMOS 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 176 - 177
- [29] A 2.2-pJ/bit 10-Gb/s Forwarded-Clock Serial-Link Transceiver for IoE Applications 2017 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2017,
- [30] A 28Gb/s Multi-Standard Serial-Link Transceiver for Backplane Applications in 28nm CMOS 2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 52 - U734