共 50 条
- [1] A 40 Gb/s PAM4 SerDes Receiver in 65nm CMOS Technology 2018 IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2018,
- [2] A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS 2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 28 - 31
- [3] Clock and data recovery IC for 40 Gb/s fiber-optic receiver GAAS IC SYMPOSIUM, TECHNICAL DIGEST 2001, 2001, : 93 - 96
- [4] A Novel PAM4 Duobinary Optical Receiver 17TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE, DCAS 2024, 2024,
- [5] A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 101 - 106
- [6] The Design Techniques for High-Speed PAM4 Clock and Data Recovery PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 142 - 143
- [7] A low jitter 50Gb/s PAM4 CDR of Receiver in 40nm CMOS Technology 2020 12TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP), 2020, : 349 - 352