A 40 Gb/s 74.9 mW PAM4 Receiver With Novel Clock and Data Recovery

被引:0
|
作者
Tang, Liangxiao
Gai, Weixin [1 ]
Shi, Linqi
Xiang, Xiao
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
基金
中国国家自然科学基金;
关键词
PAM4; receiver; digital clock and data recovery; CDR; decision feedback equalizer; DFE; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 40 Gb/s PAM4 receiver with novel digital clock and data recovery (CDR) and one tap decision feedback equalizer (DFE) has been presented. Without sophisticated transition detection and selection modules, the proposed CDR utilizes three bang-bang phase detectors sampling all the transitions to detect the phase error between the data and clock, achieving larger transition density and CDR bandwidth. Eight interleaved 5 GHz clocks with sense amplifiers are utilized to sample the data and edge, decreasing the power consumption of DFE. Two serial sense amplifiers are used to improve the gain, while two sets of phase interpolators are implemented to reduce the delay of the DFE loop. The 40 Gb/s PAM4 receiver is realized in 65nm CMOS technology. It provides as much as 16.7 dB equalization with linear equalizer and DFE. The overall power consumption is 74.9 mW at 1.2V supply, achieving a power efficiency of 1.87pJ/bit.
引用
收藏
页码:39 / 42
页数:4
相关论文
共 50 条
  • [1] A 40 Gb/s PAM4 SerDes Receiver in 65nm CMOS Technology
    Fu, Weifeng
    Hu, Qingsheng
    Wang, Rong
    2018 IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2018,
  • [2] A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS
    Yangdong, Xingjian
    Hu, Qingsheng
    Wang, Yan
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 28 - 31
  • [3] Clock and data recovery IC for 40 Gb/s fiber-optic receiver
    Georgiou, G
    Baeyens, Y
    Chen, YK
    Groepper, C
    Paschke, P
    Pullela, R
    Reinhold, M
    Dorschky, C
    Mattia, JP
    von Mohrenfels, TW
    Schulien, C
    GAAS IC SYMPOSIUM, TECHNICAL DIGEST 2001, 2001, : 93 - 96
  • [4] A Novel PAM4 Duobinary Optical Receiver
    Abdel-Aziz, Ahmed M.
    El-Nozahi, Mohamed
    Ahmed, Mostafa G.
    17TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE, DCAS 2024, 2024,
  • [5] A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling
    Kim, H
    Hur, Y
    Maeng, M
    Bien, F
    Chandramouli, S
    Gebara, E
    Laskar, J
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 101 - 106
  • [6] The Design Techniques for High-Speed PAM4 Clock and Data Recovery
    Liao, Qiwen
    Qi, Nan
    Zhang, Zhao
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    Xiao, Xi
    Chiang, Patrick Yin
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 142 - 143
  • [7] A low jitter 50Gb/s PAM4 CDR of Receiver in 40nm CMOS Technology
    Wang, Mengshuai
    Chen, Yingmei
    Yuan, Jinlei
    2020 12TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP), 2020, : 349 - 352
  • [8] Clock and data recovery IC for 40-Gb/s fiber-optic receiver
    Georgiou, G
    Baeyens, Y
    Chen, YK
    Gnauck, AH
    Gröpper, C
    Paschke, P
    Pullela, R
    Reinhold, M
    Dorschky, C
    Mattia, JP
    von Mohrenfels, TW
    Schulien, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (09) : 1120 - 1125
  • [9] An 80-Gb/s 44-mW Wireline PAM4 Transmitter
    Chang, Yikun
    Manian, Abishek
    Kong, Long
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (08) : 2214 - 2226
  • [10] A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery
    Liao, Chih-Fan
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2492 - 2502