A 40 Gb/s 74.9 mW PAM4 Receiver With Novel Clock and Data Recovery

被引:0
|
作者
Tang, Liangxiao
Gai, Weixin [1 ]
Shi, Linqi
Xiang, Xiao
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
基金
中国国家自然科学基金;
关键词
PAM4; receiver; digital clock and data recovery; CDR; decision feedback equalizer; DFE; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 40 Gb/s PAM4 receiver with novel digital clock and data recovery (CDR) and one tap decision feedback equalizer (DFE) has been presented. Without sophisticated transition detection and selection modules, the proposed CDR utilizes three bang-bang phase detectors sampling all the transitions to detect the phase error between the data and clock, achieving larger transition density and CDR bandwidth. Eight interleaved 5 GHz clocks with sense amplifiers are utilized to sample the data and edge, decreasing the power consumption of DFE. Two serial sense amplifiers are used to improve the gain, while two sets of phase interpolators are implemented to reduce the delay of the DFE loop. The 40 Gb/s PAM4 receiver is realized in 65nm CMOS technology. It provides as much as 16.7 dB equalization with linear equalizer and DFE. The overall power consumption is 74.9 mW at 1.2V supply, achieving a power efficiency of 1.87pJ/bit.
引用
收藏
页码:39 / 42
页数:4
相关论文
共 50 条
  • [31] A 56-Gb/s 8-mW PAM4 CDR/DMUX With High Jitter Tolerance
    Hou, Guanrong
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (09) : 2856 - 2867
  • [32] System characterization of a passive 40 Gb/s All Optical Clock Recovery ahead of the receiver
    Roncin, Vincent
    Lobo, Sebastien
    Bramerie, Laurent
    O'Hare, Arthur
    Simon, Jean-Claude
    OPTICS EXPRESS, 2007, 15 (10): : 6003 - 6009
  • [33] A novel 40 Gb/s NRZ all-optical clock recovery
    Contestabile, G
    Calabretta, N
    Ciaramella, E
    Presi, M
    2005 Conference on Lasers & Electro-Optics (CLEO), Vols 1-3, 2005, : 452 - 454
  • [34] A 56-Gb/s PAM4 Receiver Analog Front-End With Fixed Peaking Frequency and Bandwidth in 40-nm CMOS
    Li, Zhenghao
    Tang, Minzhe
    Fan, Taiyang
    Pan, Quan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3058 - 3062
  • [35] Design of High-Speed Optical Receiver Module for 160Gb/s NRZ and 200Gb/s PAM4 Transmissions
    Lai, Jian-Yu
    Liao, Chuan-Yu
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Chiang, Po-Jui
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [36] An 84-mW 4-Gb/s clock and data recovery circuit for serial link applications
    Lee, MJE
    Dally, WJ
    Poulton, JW
    Chiang, P
    Greenwood, SF
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 149 - 152
  • [37] Fabrication of 53 Gb/s Optical Transceiver over 40-km transmission with PAM4 modulation
    Shin, Sang-Moon
    Kim, Hong-Beom
    Kim, Jae-Woo
    2019 21ST INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT): ICT FOR 4TH INDUSTRIAL REVOLUTION, 2019, : 173 - 175
  • [38] A 56-Gb/s PAM4 Variable Gain Amplifier in 40-nm CMOS Technology
    Li, Zhenghao
    Tang, Minzhe
    Guo, Yuhao
    Huang, Qiwei
    Pan, Quan
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [39] A 40Gb/s PAM4 Transmitter with 3-tap FSE for Serial Link System
    Wang, Yan
    Hu, Qingsheng
    Song, Xinyu
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 417 - 420
  • [40] A preamplifier circuit with offset-voltage control technique for 50-Gb/s CMOS PAM4 receiver
    Miyabe, Masaya
    Inoue, Toshiyuki
    Inoue, Masataka
    Nakashioya, Shinya
    Tsuchiya, Akira
    Kishine, Keiji
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2022,