A 40 Gb/s 74.9 mW PAM4 Receiver With Novel Clock and Data Recovery

被引:0
|
作者
Tang, Liangxiao
Gai, Weixin [1 ]
Shi, Linqi
Xiang, Xiao
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
基金
中国国家自然科学基金;
关键词
PAM4; receiver; digital clock and data recovery; CDR; decision feedback equalizer; DFE; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 40 Gb/s PAM4 receiver with novel digital clock and data recovery (CDR) and one tap decision feedback equalizer (DFE) has been presented. Without sophisticated transition detection and selection modules, the proposed CDR utilizes three bang-bang phase detectors sampling all the transitions to detect the phase error between the data and clock, achieving larger transition density and CDR bandwidth. Eight interleaved 5 GHz clocks with sense amplifiers are utilized to sample the data and edge, decreasing the power consumption of DFE. Two serial sense amplifiers are used to improve the gain, while two sets of phase interpolators are implemented to reduce the delay of the DFE loop. The 40 Gb/s PAM4 receiver is realized in 65nm CMOS technology. It provides as much as 16.7 dB equalization with linear equalizer and DFE. The overall power consumption is 74.9 mW at 1.2V supply, achieving a power efficiency of 1.87pJ/bit.
引用
收藏
页码:39 / 42
页数:4
相关论文
共 50 条
  • [41] Low Jitter Design for Quarter-rate CDR of 100Gb/s PAM4 Optical Receiver
    Xie, Sheng
    Jia, Chengkui
    Mao, Luhong
    Zhou, Gaolei
    Zhang, Naibo
    Song, Ruiliang
    IEICE ELECTRONICS EXPRESS, 2022,
  • [42] A 40-80 Gb/s PAM4 Wireline Transmitter in 65nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Yuan, Shuai
    Wang, Ziqiang
    He, Yajun
    Zhang, Chun
    Wang, Zhihua
    Lv, Fangxu
    Wang, Jianye
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 539 - 542
  • [43] A 40 Gb/s PAM4 Silicon Microring Resonator Modulator Transmitter in 65nm CMOS
    Roshan-Zamir, Ashkan
    Wang, Binhao
    Telaprolu, Shashank
    Yu, Kunzhi
    Li, Cheng
    Seyedi, M. Ashkan
    Fiorentino, Marco
    Beausoleil, Raymond
    Palermo, Samuel
    2016 IEEE OPTICAL INTERCONNECTS CONFERENCE (OI), 2016, : 8 - 9
  • [44] A 52-Gb/s Sub-1-pJ/bit PAM4 Receiver in 40-nm CMOS for Low-Power Interconnects
    Wang C.
    Wang L.
    Zhang Z.
    Mahmoudabadi M.K.
    Shi W.
    Yue C.P.
    IEEE Open Journal of Circuits and Systems, 2021, 2 : 46 - 55
  • [45] A 48 Gb/s PAM4 receiver with Baud-rate phase-detector for multi-level signal modulation in 40 nm CMOS
    Lee, Kwangho
    Jung, Woosong
    Ju, Haram
    Lee, Jinhyung
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [46] A 52-Gb/s Sub-1pJ/bit PAM4 Receiver in 40-nm CMOS for Low-Power interconnects
    Wang, Can
    Zhu, Guang
    Zhang, Zhao
    Yue, C. Patrick
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C274 - C275
  • [47] 64 Gb/s PAM4 VCSEL-based FSO link
    Lu, Hai-Han
    Li, Chung-Yi
    Ho, Chun-Ming
    Cheng, Ming-Te
    Lin, Xin-Yao
    Yang, Zih-Yi
    Chen, Hwan-Wei
    OPTICS EXPRESS, 2017, 25 (05): : 5749 - 5757
  • [48] A 32 Gb/s 0.55 mW/Gbps PAM4 1-FIR 2-IIR Tap DFE Receiver in 65-nm CMOS
    Elhadidy, Osama
    Roshan-Zamir, Ashkan
    Yang, Hae-Woong
    Palermo, Samuel
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [49] 40 Gb/s integrated clock and data recovery circuit in a silicon bipolar technology
    Wurzer, M
    Böck, J
    Zirwas, W
    Knapp, H
    Schumann, F
    Felder, A
    Treitinger, L
    PROCEEDINGS OF THE 1998 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1998, : 136 - 139
  • [50] 100-Gb/s PAM4 Link Modeling Incorporating MPI
    Mena, Pablo V.
    Ghillino, Enrico
    Ghiasi, Ali
    Weleh, Braian
    Khaliq, Muhammad Shoaib
    Richards, Dwight
    2015 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2015, : 14 - 15