共 50 条
- [41] Low Jitter Design for Quarter-rate CDR of 100Gb/s PAM4 Optical Receiver IEICE ELECTRONICS EXPRESS, 2022,
- [42] A 40-80 Gb/s PAM4 Wireline Transmitter in 65nm CMOS Technology 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 539 - 542
- [43] A 40 Gb/s PAM4 Silicon Microring Resonator Modulator Transmitter in 65nm CMOS 2016 IEEE OPTICAL INTERCONNECTS CONFERENCE (OI), 2016, : 8 - 9
- [44] A 52-Gb/s Sub-1-pJ/bit PAM4 Receiver in 40-nm CMOS for Low-Power Interconnects IEEE Open Journal of Circuits and Systems, 2021, 2 : 46 - 55
- [45] A 48 Gb/s PAM4 receiver with Baud-rate phase-detector for multi-level signal modulation in 40 nm CMOS IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
- [46] A 52-Gb/s Sub-1pJ/bit PAM4 Receiver in 40-nm CMOS for Low-Power interconnects 2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C274 - C275
- [48] A 32 Gb/s 0.55 mW/Gbps PAM4 1-FIR 2-IIR Tap DFE Receiver in 65-nm CMOS 2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
- [49] 40 Gb/s integrated clock and data recovery circuit in a silicon bipolar technology PROCEEDINGS OF THE 1998 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1998, : 136 - 139
- [50] 100-Gb/s PAM4 Link Modeling Incorporating MPI 2015 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2015, : 14 - 15