Design and Optimization of 8 bit ALU using Reversible Logic

被引:0
|
作者
Deeptha, A. [1 ]
Muthanna, Drishika [1 ]
Dhrithi, M. [1 ]
Pratiksha, M. [1 ]
Kariyappa, B. S. [1 ]
机构
[1] RV Coll Engn, Dept Elect & Commun, Bengaluru, India
关键词
Reversible logic; ALU (Arithmetic and Logic Unit); power dissipation; garbage output; COG gate; HNG gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional Complementary metal oxide semiconductor circuits (CMOS) dissipate energy in the form of bits of information. This dissipation of energy is in the form of power dissipation and plays a very important role as far as low power design is considered. Today, most digital circuits are being designed using Reversible Logic. Design based on Reversible Logic helps in reducing heat dissipation, allowing nearly energy free computation, allowing higher circuit densities and enabling better testing of faults. In this paper, a novel design for a Reversible 8-bit ALU is proposed. The 8-bit ALU is designed by cascading 1-bit ALUs. The two major units of a 1-bit ALU are the control unit and the adder unit. For the control unit, the Control Output Gate (COG) has been used and for the adder unit the Haghparast and Navi Gate (HNG) has been used. The most significant aspect of this paper is that as compared to other papers, this ALU design has reduced gate count, and transistor count. The propagation delay was found to be significantly lesser at a value of 5.52ns when compared with the value of 8.29ns for an existing design. Simulation and verification of the proposed design was performed using Cadence 180nm technology software tool.
引用
收藏
页码:1632 / 1636
页数:5
相关论文
共 50 条
  • [31] Design and development of 4-bit gray code counter circuit using reversible logic gate
    Maity H.
    Sen B.
    Verma I.
    Biswas A.
    Pal A.
    Bhattacharjee A.K.
    Micro and Nanosystems, 2021, 13 (01) : 124 - 127
  • [32] Pass transistor logic ALU design
    Wagiran, R
    Chong, AB
    Ahmad, I
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 475 - 479
  • [33] Design of Speed, Energy and Power Efficient Reversible Logic Based Vedic ALU for Digital Processors
    Gupta, Abhishek
    Malviya, Utsav
    Kapse, Vinod
    3RD NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE 2012), 2012,
  • [34] Design of Arithmetic Logic Unit using Reversible Logic Gates
    Priyanka, V
    Reddy, Narla Surendranath
    Jeevana, Gogineni
    Arab, Mohd Aftab
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [35] Design and Optimization of Reversible Arithmetic Unit Using Modified Gate Diffusion Input Logic
    Siliveri, Swetha
    Reddy, N. Siva Sankara
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (02) : 197 - 217
  • [36] Design-for-testability for reversible logic circuits based on bit-swapping
    Mondal, Joyati
    Das, Debesh Kumar
    Bhattacharya, Bhargab
    IET QUANTUM COMMUNICATION, 2024, 5 (02): : 113 - 122
  • [37] Design and analysis of high-speed 8-bit ALU using 18nm FinFET technology
    Shylashree, N.
    Venkatesh, B.
    Saurab, T. M.
    Srinivasan, Tarun
    Nath, Vijay
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (06): : 2349 - 2359
  • [38] Reversible OR Logic gate design using DNA
    Roy, Pradipta
    Dey, Debarati
    Sinha, Swati
    De, Debashis
    PROCEEDINGS OF SEVENTH INTERNATIONAL CONFERENCE ON BIO-INSPIRED COMPUTING: THEORIES AND APPLICATIONS (BIC-TA 2012), VOL 1, 2013, 201 : 355 - +
  • [39] On Adder Design using a Reversible Logic Gate
    Lala, P. K.
    Parkerson, J. P.
    Chakraborty, P.
    EHAC'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTIONAL COMMUNICATIONS, 2010, : 131 - +
  • [40] ASIC Implementation of 64-bit Comparator using Reversible logic
    Saranya, T.
    Mallikarjunan, P.
    Rajadurai, M.
    Saranya, K.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,