Design and Optimization of 8 bit ALU using Reversible Logic

被引:0
|
作者
Deeptha, A. [1 ]
Muthanna, Drishika [1 ]
Dhrithi, M. [1 ]
Pratiksha, M. [1 ]
Kariyappa, B. S. [1 ]
机构
[1] RV Coll Engn, Dept Elect & Commun, Bengaluru, India
关键词
Reversible logic; ALU (Arithmetic and Logic Unit); power dissipation; garbage output; COG gate; HNG gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional Complementary metal oxide semiconductor circuits (CMOS) dissipate energy in the form of bits of information. This dissipation of energy is in the form of power dissipation and plays a very important role as far as low power design is considered. Today, most digital circuits are being designed using Reversible Logic. Design based on Reversible Logic helps in reducing heat dissipation, allowing nearly energy free computation, allowing higher circuit densities and enabling better testing of faults. In this paper, a novel design for a Reversible 8-bit ALU is proposed. The 8-bit ALU is designed by cascading 1-bit ALUs. The two major units of a 1-bit ALU are the control unit and the adder unit. For the control unit, the Control Output Gate (COG) has been used and for the adder unit the Haghparast and Navi Gate (HNG) has been used. The most significant aspect of this paper is that as compared to other papers, this ALU design has reduced gate count, and transistor count. The propagation delay was found to be significantly lesser at a value of 5.52ns when compared with the value of 8.29ns for an existing design. Simulation and verification of the proposed design was performed using Cadence 180nm technology software tool.
引用
收藏
页码:1632 / 1636
页数:5
相关论文
共 50 条
  • [21] A 4-bit array multiplier design by reversible logic
    Qian, Junzhou
    Wang, Junchao
    INFORMATION TECHNOLOGY, 2015, : 5 - 8
  • [22] Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic
    Deodhe, Yeshwant
    Kakde, Sandeep
    Deshmukh, Rushikesh
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 340 - 344
  • [23] Logic Design of an 8-bit RSFQ Microprocessor
    Yang, Jia-Hong
    Tang, Guang-Ming
    Qu, Pei-Yao
    Ye, Xiao-Chun
    Fan, Dong-Rui
    Zhang, Zhi-Min
    Sun, Ning-Hui
    2019 IEEE INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2019,
  • [24] Design of all-optical one bit binary comparator using reversible logic gates
    Mandal, Dhoumendra
    Mandal, Sumana
    Mandal, Mrinal Kanti
    Garai, Sisir Kumar
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [25] A New Design of an n-bit Reversible Arithmetic Logic Unit
    Pal, Subhankar
    Vudadha, Chetan
    Phaneendra, Sai P.
    Veeramachaneni, Sreehari
    Mandalika, Srinivas
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 224 - 225
  • [26] Design and analysis of high-speed 8-bit ALU using 18 nm FinFET technology
    N. Shylashree
    B. Venkatesh
    T. M. Saurab
    Tarun Srinivasan
    Vijay Nath
    Microsystem Technologies, 2019, 25 : 2349 - 2359
  • [27] Design and Analysis of 8 Bit Parallel Prefix Comparators using Constant Delay Logic
    George, Amy Mariam
    Chandran, Jyothish G.
    INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1178 - 1185
  • [28] Design of 1-bit and 4-bit Adder using Reversible Logic in Quantum-Dot Cellular Automata
    Kumawat, Rohit
    Sasamal, Trailokya Nath
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 593 - 597
  • [29] Design, Analysis and Performance Comparison of GNRFET based Adiabatic 8-bit ALU
    Aradhya, H. V. Ravish
    Mahadikar, Megaraj T.
    Muniraj, R.
    Suraj, M. S.
    Moiz, Mohammed
    Madan, H. R.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1584 - 1588
  • [30] Design and Optimization of Nanometric Reversible 4 Bit Numerical Comparator
    Ali, Md Belayet
    Rahman, Md Mizanur
    Rahman, Hosna Ara
    2012 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2012, : 577 - 581