Design and Optimization of 8 bit ALU using Reversible Logic

被引:0
|
作者
Deeptha, A. [1 ]
Muthanna, Drishika [1 ]
Dhrithi, M. [1 ]
Pratiksha, M. [1 ]
Kariyappa, B. S. [1 ]
机构
[1] RV Coll Engn, Dept Elect & Commun, Bengaluru, India
关键词
Reversible logic; ALU (Arithmetic and Logic Unit); power dissipation; garbage output; COG gate; HNG gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional Complementary metal oxide semiconductor circuits (CMOS) dissipate energy in the form of bits of information. This dissipation of energy is in the form of power dissipation and plays a very important role as far as low power design is considered. Today, most digital circuits are being designed using Reversible Logic. Design based on Reversible Logic helps in reducing heat dissipation, allowing nearly energy free computation, allowing higher circuit densities and enabling better testing of faults. In this paper, a novel design for a Reversible 8-bit ALU is proposed. The 8-bit ALU is designed by cascading 1-bit ALUs. The two major units of a 1-bit ALU are the control unit and the adder unit. For the control unit, the Control Output Gate (COG) has been used and for the adder unit the Haghparast and Navi Gate (HNG) has been used. The most significant aspect of this paper is that as compared to other papers, this ALU design has reduced gate count, and transistor count. The propagation delay was found to be significantly lesser at a value of 5.52ns when compared with the value of 8.29ns for an existing design. Simulation and verification of the proposed design was performed using Cadence 180nm technology software tool.
引用
收藏
页码:1632 / 1636
页数:5
相关论文
共 50 条
  • [41] Power Reduction of One Bit Static ALU using D3L Logic
    Raj, Ancy J.
    Ashwin, P., V
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 561 - 566
  • [42] Design of Register File using Reversible Logic
    Chandana, S.
    Navya, C.
    Nagamani, A. N.
    Agrawal, Vinod K.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [43] Security Design of DES Using Reversible Logic
    Kuchhal, Shikha
    Verma, Rakesh
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (09): : 81 - 84
  • [44] ALU Design using Pseudo Dynamic Buffer based Domino Logic
    Akurati, Siva Kumar
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 289 - 295
  • [45] DESIGN OF ALU USING DUAL MODE LOGIC WITH OPTIMIZED POWER AND SPEED
    Yadav, Neetika
    Kumari, Preeti
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2017, : 41 - 45
  • [46] Parity Preserving Logic based Fault Tolerant Reversible ALU
    Rakshith, T. R.
    Saligram, Rakshith
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 485 - 490
  • [47] Design of Low Power 8-Bit Carry Select Adder Using Adiabatic Logic
    Premananda, B. S.
    Chandana, M. K.
    Lakshmi, Shree K. P.
    Keerthi, A. M.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1764 - 1768
  • [48] Design of a multilayer reversible ALU in QCA technology
    Faraji, Reza
    Rezai, Abdalhossein
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (12): : 17135 - 17158
  • [49] QCA Multiplexer Based Design of Reversible ALU
    Sen, Bibhash
    Dutta, Manojit
    Singh, Dipak K.
    Saran, Divyam
    Sikdar, Biplab K.
    2012 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS), 2012, : 168 - 173
  • [50] Design of a 4-bit Adder using Reversible Logic in Quantum-Dot Cellular Automata (QCA)
    Kunalan, Darushini
    Cheong, Chee Lee
    Chau, Chien Fat
    Bin Ghazali, Azrul
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 60 - 63