Pin Multiplexing Optimization in FPGA Prototyping System

被引:0
|
作者
Zong, Zhaoxiang [1 ]
机构
[1] Shanghai Dianji Univ, Sch Elect & Informat, Shanghai, Peoples R China
关键词
prototyping; multi-FPGA; multiplexing;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FPGA partition is a key step to prototype a complex ASIC design onto multi-FPGA system. After partitioning, due to the number of inter-FPGA signals is much greater than that of physical connections available on the board, FPGA pin multiplexing technique is then introduced. It's believed that pin multiplexing strategy directly affects the timing performance of the whole FPGA prototyping system. In the present work, pin multiplexing optimization is implemented based on a new proposed system-synchronous architecture. At the same time, the protocol converter module is developed to make ASIC design interface more compatible to the different handshake protocols. Experiments are done in a multi-FPGA board with two test pattern SHR and PRBS. As a result, system performance of the present architecture is compared with two traditional methods. Test data show that timing performance of the System-synchronous approach doubled than I/OSERDES approach and even much more than Logic TDM.
引用
收藏
页码:721 / 725
页数:5
相关论文
共 50 条
  • [41] A STDM (Static Time Division Multiplexing) switch on a multi-FPGA system
    Azegami, Keita
    Musha, Kazusa
    Hironaka, Kazuei
    Ben Ahmed, Akram
    Koibuch, Michihiro
    Hu, Yao
    Amano, Hideharu
    2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 328 - 333
  • [42] An FPGA-based Prototyping Method for Verification, Characterization and Optimization of LDPC Error Correction Systems
    Sakellariou, P.
    Tsatsaragkos, I.
    Kanistras, N.
    Mahdi, A.
    Paliouras, V.
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 286 - 293
  • [43] An Analytical Approach for Time-Division Multiplexing Optimization in Multi-FPGA based Systems
    Pui, Chak-Wa
    Wu, Gang
    Mang, Freddy Y. C.
    Young, Evangeline F. Y.
    2019 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2019,
  • [44] A multi-MicroBlaze based SOC system: From SystemC modeling to FPGA prototyping
    Xu, Susan
    Pollitt-Smith, Hugh
    RSP 2008: 19TH IEEE/IFIP INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2008, : 121 - 127
  • [45] Design of an FPGA-based emulator for rapidly prototyping a nonvolatile system-on-a-chip
    Suzuki, Daisuke
    Hanyu, Takahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2025, 64 (04)
  • [46] Rapid Prototyping and FPGA-in-the-Loop Verification of a DFrFT-based OFDM System
    Kumar, Atul
    Magarini, Maurizio
    Olivieri, Stefano
    2017 25TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2017, : 2526 - 2530
  • [47] FPGA in the loop prototyping methodology for fully digital power electronics system control design
    Karimi, S.
    Poure, P.
    Saadate, S.
    INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2008, 3 (02): : 281 - 288
  • [48] AU-DIFFUSED PIN PHOTODETECTOR DESIGNED FOR FREQUENCY-MULTIPLEXING OPTICAL FIBER SYSTEM
    KAJIYAMA, K
    HATA, S
    MIZUSHIMA, Y
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (09) : 1192 - 1193
  • [49] FPGA prototyping of RNN decoder for convolutional codes
    Salcic, Zoran
    Berber, Stevan
    Secker, Paul
    Eurasip Journal on Applied Signal Processing, 2006, 2006
  • [50] Emulator environment based on an FPGA prototyping board
    Oh, KS
    Yoon, SY
    Chae, SI
    11TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2000, : 72 - 77