An FPGA-based Prototyping Method for Verification, Characterization and Optimization of LDPC Error Correction Systems

被引:0
|
作者
Sakellariou, P. [1 ]
Tsatsaragkos, I. [1 ]
Kanistras, N. [1 ]
Mahdi, A. [1 ]
Paliouras, V. [1 ]
机构
[1] Univ Patras, Elect & Comp Engn Dept, Patras 26500, Greece
关键词
LDPC; FPGA emulation; embedded systems; verification; code characterization; error correcting performance; CODES;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper introduces a methodology for forward error correction (FEC) architectures prototyping, oriented to system verification and characterization. A complete design flow is described, which satisfies the requirement for error-free hardware design and acceleration of FEC simulations. FPGA devices give the designer the ability to observe rare events, due to tremendous speed-up of FEC operations. A Matlab-based system assists the investigation of the impact of very rare decoding failure events on the FEC system performance and the finding of solutions which aim to parameters optimization and BER performance improvement of LDPC codes in the error floor region. Furthermore, the development of an embedded system, which offers remote access to the system under test and verification process automation, is explored. The presented here prototyping approach exploits the high-processing speed of FPGA-based emulators and the observability and usability of software-based models.
引用
收藏
页码:286 / 293
页数:8
相关论文
共 50 条
  • [1] FPGA-based Prototyping Systems for Emerging Memory Technologies
    Lee, Taemin
    Kim, Dongki
    Park, Hyunsun
    Yoo, Sungjoo
    Lee, Sunggu
    [J]. PROCEEDINGS OF THE 2014 25TH IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2014, : 115 - 120
  • [2] Design and verification of an FPGA-based bit error rate tester
    Xiang, Annie
    Gong, Datao
    Hou, Suen
    Liu, Chonghan
    Liang, Futian
    Liu, Tiankuan
    Su, Da-Shung
    Teng, Ping-Kun
    Ye, Jingbo
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON TECHNOLOGY AND INSTRUMENTATION IN PARTICLE PHYSICS (TIPP 2011), 2012, 37 : 1667 - 1673
  • [3] Logic foundry: Rapid prototyping for FPGA-based DSP systems
    [J]. Spivey, G. (spivey@rincon.com), 1600, Hindawi Publishing Corporation (2003):
  • [4] Logic foundry: Rapid prototyping for FPGA-based DSP systems
    Spivey, G
    Bhattacharyya, SS
    Nakajima, K
    [J]. EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2003, 2003 (06) : 565 - 579
  • [5] Logic Foundry: Rapid Prototyping for FPGA-Based DSP Systems
    Gary Spivey
    Shuvra S. Bhattacharyya
    Kazuo Nakajima
    [J]. EURASIP Journal on Advances in Signal Processing, 2003
  • [6] FPGA based Prototyping of Next Generation Forward Error Correction
    Mizuochi, T.
    Konishi, Y.
    Miyata, Y.
    Inoue, T.
    Onohara, K.
    Kametani, S.
    Sugihara, T.
    Kubo, K.
    Kobayashi, T.
    Yoshida, H.
    Ichikawa, T.
    [J]. 2009 35TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC), 2009,
  • [7] FPGA-Based NAND Flash Memory Error Characterization and Solid-State Drive Prototyping Platform
    Cai, Yu
    Haratsch, Erich F.
    McCartney, Mark
    Bhargava, Mudit
    Mai, Ken
    [J]. FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2011, : 284 - 285
  • [8] Logic foundry: Rapid prototyping of FPGA-based DSP systems
    Spivey, G
    Bhattacharyya, SS
    Nakajima, K
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 374 - 381
  • [9] Versatile PC/FPGA-based verification/fast prototyping platform with multimedia applications
    Lin, Yi-Li
    Young, Chung-Ping
    Su, Alvin W. Y.
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (06) : 2425 - 2434
  • [10] A Survey of FPGA-Based LDPC Decoders
    Hailes, Peter
    Xu, Lei
    Maunder, Robert G.
    Al-Hashimi, Bashir M.
    Hanzo, Lajos
    [J]. IEEE COMMUNICATIONS SURVEYS AND TUTORIALS, 2016, 18 (02): : 1098 - 1122