Pin Multiplexing Optimization in FPGA Prototyping System

被引:0
|
作者
Zong, Zhaoxiang [1 ]
机构
[1] Shanghai Dianji Univ, Sch Elect & Informat, Shanghai, Peoples R China
关键词
prototyping; multi-FPGA; multiplexing;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FPGA partition is a key step to prototype a complex ASIC design onto multi-FPGA system. After partitioning, due to the number of inter-FPGA signals is much greater than that of physical connections available on the board, FPGA pin multiplexing technique is then introduced. It's believed that pin multiplexing strategy directly affects the timing performance of the whole FPGA prototyping system. In the present work, pin multiplexing optimization is implemented based on a new proposed system-synchronous architecture. At the same time, the protocol converter module is developed to make ASIC design interface more compatible to the different handshake protocols. Experiments are done in a multi-FPGA board with two test pattern SHR and PRBS. As a result, system performance of the present architecture is compared with two traditional methods. Test data show that timing performance of the System-synchronous approach doubled than I/OSERDES approach and even much more than Logic TDM.
引用
收藏
页码:721 / 725
页数:5
相关论文
共 50 条
  • [21] FPGA Prototyping of A Millimeter-Wave Multiple Gigabit WLAN System
    Ren, Dongming
    Chen, Kang
    Liu, Shengheng
    Huang, Yongming
    PROCEEDINGS OF THE 2019 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2019), 2019, : 260 - 265
  • [22] Integrated Renewable Energy System Modelling with direct FPGA Controller Prototyping
    Parera-Ruiz, A.
    Cirstea, M. N.
    Cirstea, S. E.
    Dinu, A.
    IECON: 2009 35TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS, VOLS 1-6, 2009, : 2781 - +
  • [23] Optimization of an orthogonal frequency division multiplexing system
    Shloma, A.M.
    Yakimovich, S.S.
    Elektrosvyaz, 2005, (06): : 25 - 26
  • [24] Prototyping a Biologically Plausible Neuron Model on a Multi-FPGA System
    Salazar-Garcia, Carlos
    Chacon-Rodriguez, Alfonso
    Rimolo-Donadio, Renato
    Garcia-Ramirez, Ronny
    Strydis, Christos
    2023 IEEE 3RD COLOMBIAN BIOCAS WORKSHOP, 2023,
  • [25] Emulation of an ASIC power and temperature monitoring system (eTPMon) for FPGA prototyping
    Glocker, Elisabeth
    Chen, Qingqing
    Schlichtmann, Ulf
    Schmitt-Landsiedel, Doris
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 50 : 90 - 101
  • [26] Prototyping Memristors in Digital System with an FPGA-Based Testing Environment
    Wust, Daniel
    Biglari, Mehrdad
    Knoedtel, Johannes
    Reichenbach, Marc
    Soell, Christopher
    Fey, Dietmar
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [27] Emulation of an ASIC Power, Temperature and Aging Monitor System for FPGA Prototyping
    Listl, Alexandra
    Mueller-Gritschneder, Daniel
    Kluge, Fabian
    Schlichtmann, Ulf
    2018 IEEE 24TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2018), 2018, : 220 - 225
  • [28] PROTOS - A microcontroller/FPGA-based prototyping system for embedded applications
    Salcic, Z
    MICROPROCESSORS AND MICROSYSTEMS, 1997, 21 (04) : 249 - 256
  • [29] An interactive virtual system for simulation and optimization of rapid prototyping
    Choi, SH
    Samavedam, S
    SOLID FREEFORM FABRICATION PROCEEDINGS, AUGUST 1999, 1999, : 1 - 8
  • [30] RAPID FPGA DESIGN PROTOTYPING THROUGH PRESERVATION OF SYSTEM LOGIC: A CASE STUDY
    Haroldsen, Travis
    Nelson, Brent
    White, Brad
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,