Emulation of an ASIC Power, Temperature and Aging Monitor System for FPGA Prototyping

被引:0
|
作者
Listl, Alexandra [1 ]
Mueller-Gritschneder, Daniel [1 ]
Kluge, Fabian [1 ]
Schlichtmann, Ulf [1 ]
机构
[1] Tech Univ Munich, Chair Elect Design Automat, Munich, Germany
关键词
ASIC monitor emulation; power monitoring; temperature monitoring; aging monitoring; online monitoring; monitoring systems; MODEL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling has enabled the fabrication of Multi-Processor Systems-on-Chips (MPSoCs), which satisfy the ever growing demand for performance, while continuously reducing the chip size. Thus, scaling has also led to new challenges such as increasing power densities, which critically influence the chip temperatures and accelerate device degradation due to aging. Runtime power management can be utilized to counter these reliability threats to increase the lifetime of a system. For the development of runtime power management strategies monitoring data for power, temperature and aging is required. In this paper we propose a real-time power, temperature and aging monitor system (eTAPMon) for FPGA prototypes of MP-SoCs. The monitor system emulates data characterized from the target ASIC design. The emulation approach models the behavior of ASIC power monitors based on an instruction-level energy model, temperature monitors based on a linear regression model obtained from thermal offline simulations and aging monitors based on a critical path model to compute the decreasing timing margin due to aging. An accelerated aging emulation is possible to predict aged ASIC behavior. Hence, this FPGA emulation enables the early evaluation of runtime power management strategies.
引用
收藏
页码:220 / 225
页数:6
相关论文
共 50 条
  • [1] Emulation of an ASIC Power and Temperature Monitor System for FPGA Prototyping
    Glocker, Elisabeth
    Chen, Qingqing
    Zaidi, Asheque M.
    Schlichtmann, Ulf
    Schmitt-Landsiedel, Doris
    2015 10TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2015,
  • [2] Emulation of an ASIC power and temperature monitoring system (eTPMon) for FPGA prototyping
    Glocker, Elisabeth
    Chen, Qingqing
    Schlichtmann, Ulf
    Schmitt-Landsiedel, Doris
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 50 : 90 - 101
  • [3] Temperature modeling and emulation of an ASIC temperature monitor system for Tightly-Coupled Processor Arrays (TCPAs)
    Glocker, E.
    Boppu, S.
    Chen, Q.
    Schlichtmann, U.
    Teich, J.
    Schmitt-Landsiedel, D.
    ADVANCES IN RADIO SCIENCE, 2014, 12 (12) : 103 - 109
  • [4] FPGA Emulation and Prototyping of a CyberPhysical-System-On-Chip (CPSoC)
    Sarma, Santanu
    Dutt, Nikil
    PROCEEDINGS OF THE 2014 25TH IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2014, : 121 - 127
  • [5] Protest:: A low cost rapid prototyping and test system for PCB, ASIC and FPGA
    Jacomet, M
    Breitenstein, J
    Wälti, R
    Winzenried, L
    Gysel, M
    MICROELECTRONICS EDUCATION, 1998, : 161 - 164
  • [6] Using Multi-FPGA Systems for ASIC Prototyping
    Melnikova, Olga
    Hahanova, Irina
    Mostovaya, Karina
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2009, : 237 - 239
  • [7] FPGA-prototyping and ASIC-conversion considerations
    Kirk, Bob
    EDN, 2007, 52 (21) : 67 - +
  • [8] Rapid C to FPGA prototyping with multithreaded emulation engine
    Chen, Shin-Kai
    Wang, Bing-Shiun
    Lin, Tay-Jyi
    Liu, Chih-Wei
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 409 - 412
  • [9] ASIC-COMPATIBLE ALTERNATIVE TO TRADITIONAL FPGA PROTOTYPING TOOLS
    Jaeger, Juergen
    ELECTRONICS WORLD, 2015, 121 (1956): : 20 - 21
  • [10] Project-organized Education: From FPGA Prototyping to ASIC Design
    Schmaedecke, Ingo
    Leibold, Christian
    Brueckner, Hans-Peter
    Blume, Holger
    2013 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC SYSTEMS EDUCATION (MSE), 2013, : 9 - 12