Architecture and synthesis for on-chip multicycle communication

被引:49
|
作者
Cong, J [1 ]
Fan, YP [1 ]
Han, GL [1 ]
Yang, X [1 ]
Zhang, ZR [1 ]
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
关键词
binding; high-level synthesis; interconnect; multicycle communication; placement; scheduling;
D O I
10.1109/TCAD.2004.825872
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For multigigahertz designs in nanometer technologies, data transfers on,global interconnects take multiple clock cycles. In this paper, we propose a regular distributed register (RDR) microarchitecture, which offers high regularity and direct support of multicycle on-chip communication. The RDR microarchitecture divides the entire chip into an array of islands so that all local computation and communication within an island can be performed in a single clock cycle. Each island contains a cluster of computational elements, local registers, and a local controller. On top of the RDR microarchitecture, novel layout-driven architectural synthesis algorithms have been developed for multicycle communication, including scheduling-driven placement, placement-driven simultaneous scheduling with rebinding, and distributed control generation, etc. The experimentation on a number of real-life examples demonstrates promising results. For data flow intensive examples, we obtain a 44% improvement on average in terms of the clock period and a 37% improvement on average in terms of the final latency, over the traditional flow. For designs with control flow, our approach achieves a 28% clock-period reduction and a 23% latency reduction on average.
引用
收藏
页码:550 / 564
页数:15
相关论文
共 50 条
  • [31] CAPPS: A Framework for Power-Performance Tradeoffs in Bus-Matrix-Based On-Chip Communication Architecture Synthesis
    Pasricha, Sudeep
    Park, Young-Hwan
    Kurdahi, Fadi J.
    Dutt, Nikil
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 209 - 221
  • [32] An on-chip CDMA communication network
    Wang, Xin
    Nurmi, Jari
    2005 International Symposium on System-On-Chip, Proceedings, 2005, : 155 - 160
  • [33] Dynamic fraction control bus: New SOC on-chip communication architecture design
    Wang, N
    Bayoumi, MA
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 199 - 202
  • [34] An on-chip communication mechanism design in the embedded heterogeneous multi-core architecture
    Yan, Like
    Shi, Qingsong
    Chen, Tianzhou
    Chen, Guobing
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL, VOLS 1 AND 2, 2008, : 1842 - 1845
  • [35] Flow Regulation for On-Chip Communication
    Lu, Zhonghai
    Millberg, Mikael
    Jantsch, Axel
    Bruce, Alistair
    van der Wolf, Pieter
    Henriksson, Tomas
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 578 - +
  • [36] Universal on-Chip Communication Channel
    Rahimian, Mohammad Ali
    Mohammadi, Siamak
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 129 - 135
  • [37] On-Chip Quantum Communication Devices
    Trenti, Alessandro
    Achleitner, Martin
    Prawits, Florian
    Schrenk, Bernhard
    Conradi, Hauke
    Kleinert, Moritz
    Incoronato, Alfonso
    Zanetto, Francesco
    Zappa, Franco
    Di Luch, Ilaria
    Cirkinoglu, Ozan
    Leijtens, Xaveer
    Bonardi, Antonio
    Bruynsteen, Cedric
    Yin, Xin
    Kiessler, Christian
    Herrmann, Harald
    Silberhorn, Christine
    Bozzio, Mathieu
    Walther, Philip
    Thiel, Hannah C.
    Weihs, Gregor
    Huebel, Hannes
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (23) : 7485 - 7497
  • [38] A Flow Regulator for On-Chip Communication
    Lu, Zhonghai
    Brachos, Dimitris
    Jantsch, Axel
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 151 - 154
  • [39] Refinement of on-chip communication channels
    Plosila, J
    Liljeberg, P
    Isoaho, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 197 - 200
  • [40] Hardware/software codesign of on-chip communication architecture for application-specific multiprocessor system-on-chip
    Zergainoh, Nacer-Eddine
    Baghdadi, Amer
    Jerraya, Ahmed
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2005, 1 (1-2) : 112 - 124