Architecture and synthesis for on-chip multicycle communication

被引:49
|
作者
Cong, J [1 ]
Fan, YP [1 ]
Han, GL [1 ]
Yang, X [1 ]
Zhang, ZR [1 ]
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
关键词
binding; high-level synthesis; interconnect; multicycle communication; placement; scheduling;
D O I
10.1109/TCAD.2004.825872
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For multigigahertz designs in nanometer technologies, data transfers on,global interconnects take multiple clock cycles. In this paper, we propose a regular distributed register (RDR) microarchitecture, which offers high regularity and direct support of multicycle on-chip communication. The RDR microarchitecture divides the entire chip into an array of islands so that all local computation and communication within an island can be performed in a single clock cycle. Each island contains a cluster of computational elements, local registers, and a local controller. On top of the RDR microarchitecture, novel layout-driven architectural synthesis algorithms have been developed for multicycle communication, including scheduling-driven placement, placement-driven simultaneous scheduling with rebinding, and distributed control generation, etc. The experimentation on a number of real-life examples demonstrates promising results. For data flow intensive examples, we obtain a 44% improvement on average in terms of the clock period and a 37% improvement on average in terms of the final latency, over the traditional flow. For designs with control flow, our approach achieves a 28% clock-period reduction and a 23% latency reduction on average.
引用
收藏
页码:550 / 564
页数:15
相关论文
共 50 条
  • [41] ORB: An on-chip optical ring bus communication architecture for multi-processor systems-on-chip
    Pasricha, Sudeep
    Dutt, Nikil
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 771 - 776
  • [42] Process variations aware robust on-chip bus architecture synthesis for MPSoCs
    Pandey, Sujan
    Drechsler, Rolf
    Murgan, Tudor
    Glesner, Manfred
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2989 - 2992
  • [43] Architecture Customization of On-Chip Reconfigurable Accelerators
    Yoon, Jonghee W.
    Lee, Jongeun
    Park, Sanghyun
    Kim, Yongjoo
    Lee, Jinyong
    Paek, Yunheung
    Cho, Doosan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (04)
  • [44] On-Chip Debug Architecture for Multicore Processor
    Park, Hyeongbae
    Xu, Jing-Zhe
    Kim, Kil Hyun
    Park, Ju Sung
    ETRI JOURNAL, 2012, 34 (01) : 44 - 54
  • [45] Energy conscious simultaneous voltage scaling and on-chip communication bus synthesis
    Pandey, Sujan
    Murgan, Tudor
    Glesner, Manfred
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 296 - +
  • [46] On-chip interconnection architecture of the tile processor
    Wentzlaff, David
    Griffin, Patrick
    Hoffmann, Henry
    Bao, Liewei
    Edwards, Bruce
    Ramey, Carl
    Mattina, Matthew
    Miao, Chyi-Chang
    Brown, John F., III
    Agarwal, Anant
    IEEE MICRO, 2007, 27 (05) : 15 - 31
  • [47] On-chip communication architecture exploration: A quantitative evaluation of point-to-point, bus, and network-on-chip approaches
    Lee, Hyung Gyu
    Chang, Naehyuck
    Ogras, Umit Y.
    Marculescu, Radu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2007, 12 (03)
  • [48] Improvement of Code Utilization CDMA for On-Chip Communication Architecture using Orthogonal Gold Code
    Kumar, Ashok K.
    Dananjayan, P.
    PROCEEDINGS OF THE 2018 3RD INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2018), 2018, : 567 - 571
  • [49] A function-based on-chip communication design in the heterogeneous multi-core architecture
    Chen, Tianzhou
    Chen, Guobing
    Dai, Hongjun
    Shi, Qinsong
    MUE: 2007 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND UBIQUITOUS ENGINEERING, PROCEEDINGS, 2007, : 1086 - +
  • [50] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335