Extended Comparative Analysis of Flip-Flop Architectures for Subthreshold Applications in 28 nm FD-SOI

被引:2
|
作者
Late, Even [1 ]
Vatanjou, Ali Asghar [1 ]
Ytterdal, Trond [1 ]
Aunet, Snorre [1 ]
机构
[1] Norwegian Univ Sci & Technol, Dept Elect & Telecommun, OS Bragstads Plass 2a, N-7034 Trondheim, Norway
关键词
Subthreshold; 28 nm FD-SOI; D Flip-flop; Comparison; Setup Time; Hold Time;
D O I
10.1016/j.micpro.2016.07.016
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nine D-type Flip-Flop (DFF) architectures were implemented in 28 nm FDSOI at a target, subthreshold, supply voltage of 200 mV. The goal was to identify promising DFFs for ultra low power applications. The single-transistor pass gate DFF, the PowerPC 603 DFF and the (CMOS)-M-2 DFF are considered to be the overall best candidates of the nine. The pass gate DFF had the lowest energy consumption per cycle for frequencies lower than 500 kHz and for supply voltages below 400 mV. It was implemented with the smallest physical footprint and it proved to be functional down to the lowest operating voltage of 65 mV in the typical process corner. During Monte Carlo (MC) process and mismatch simulations it was also found that the pass gate DFF is least prone to variations in both minimal setup- and minimal hold-time. Race conditions, during mismatch variations, occurred for the flip-flop that is constructed from NAND and inverter based multiplexers. The pass gate DFF is outperformed slightly when it comes to D-Q-based power-delay product and more significantly when it comes to the maximum clock frequency. The flip-flops having the shortest D-Q delays were the PowerPC 603 and the transmission gate D flip-flop, these also had the lowest D-Q-based power-delay of 26% and 30% respectively of that of the worst-case (SCFF)-C-2 power-delay product. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:11 / 20
页数:10
相关论文
共 50 条
  • [21] 28 nm超薄体FD-SOI高温特性研究
    张颢译
    曾传滨
    李晓静
    高林春
    罗家俊
    韩郑生
    微电子学, 2021, 51 (04) : 577 - 581
  • [22] Evaluation of Interconnect Fabrics for an Embedded MPSoC in 28 nm FD-SOI
    Sievers, Gregor
    Ax, Johannes
    Kucza, Nils
    Flasskamp, Martin
    Jungeblut, Thorsten
    Kelly, Wayne
    Porrmann, Mario
    Rueckert, Ulrich
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1925 - 1928
  • [23] Breakdown Analysis of Magnetic Flip-Flop With 28-nm UTBB FDSOI Technology
    Cai, Hao
    Wang, You
    Naviner, Lirida Alves de Barros
    Zhao, Weisheng
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2016, 16 (03) : 376 - 383
  • [24] New LFN and RTN analysis methodology in 28 and 14nm FD-SOI MOSFETs
    Theodorou, Christoforos G.
    Ioannidis, Eleftherios G.
    Haendler, Sebastien
    Planes, Nicolas
    Josse, Emmanuel
    Dimitriadis, Charalabos A.
    Ghibaudo, Gerard
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
  • [25] Extended Exploration of Low Granularity Back Biasing Control in 28nm UTBB FD-SOI Technology
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 41 - 44
  • [26] A new sharp switch device integrated in 28 nm FD-SOI technology
    Bedecarrats, Thomas
    Fenouillet-Beranger, Claire
    Cristoloveanu, Sorin
    Galy, Philippe
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [27] Total dose effects of 28nm FD-SOI CMOS transistors
    Kuang, Yong
    Bu, Jianhui
    Li, Bo
    Gao, Linchun
    Liang, Chunping
    Han, Zhengsheng
    Luo, Jiajun
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [28] A Redundancy Eliminated Flip-Flop in 28 nm for Low-Voltage Low-Power Applications
    Shin, Gicheol
    Lee, Eunyoung
    Lee, Jongmin
    Lee, Yongmin
    Lee, Yoonmyung
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 446 - 449
  • [29] RF Characterization of 28 nm FD-SOI Transistors Up To 220 GHz
    Deng, Marina
    Fregonese, Sebastien
    Dormieu, Benjamin
    Scheer, Patrick
    De Matos, Magali
    Zimmer, Thomas
    2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
  • [30] Evaluation of Dual Mode Logic in 28nm FD-SOI Technology
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2775 - 2778