Extended Comparative Analysis of Flip-Flop Architectures for Subthreshold Applications in 28 nm FD-SOI

被引:2
|
作者
Late, Even [1 ]
Vatanjou, Ali Asghar [1 ]
Ytterdal, Trond [1 ]
Aunet, Snorre [1 ]
机构
[1] Norwegian Univ Sci & Technol, Dept Elect & Telecommun, OS Bragstads Plass 2a, N-7034 Trondheim, Norway
关键词
Subthreshold; 28 nm FD-SOI; D Flip-flop; Comparison; Setup Time; Hold Time;
D O I
10.1016/j.micpro.2016.07.016
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nine D-type Flip-Flop (DFF) architectures were implemented in 28 nm FDSOI at a target, subthreshold, supply voltage of 200 mV. The goal was to identify promising DFFs for ultra low power applications. The single-transistor pass gate DFF, the PowerPC 603 DFF and the (CMOS)-M-2 DFF are considered to be the overall best candidates of the nine. The pass gate DFF had the lowest energy consumption per cycle for frequencies lower than 500 kHz and for supply voltages below 400 mV. It was implemented with the smallest physical footprint and it proved to be functional down to the lowest operating voltage of 65 mV in the typical process corner. During Monte Carlo (MC) process and mismatch simulations it was also found that the pass gate DFF is least prone to variations in both minimal setup- and minimal hold-time. Race conditions, during mismatch variations, occurred for the flip-flop that is constructed from NAND and inverter based multiplexers. The pass gate DFF is outperformed slightly when it comes to D-Q-based power-delay product and more significantly when it comes to the maximum clock frequency. The flip-flops having the shortest D-Q delays were the PowerPC 603 and the transmission gate D flip-flop, these also had the lowest D-Q-based power-delay of 26% and 30% respectively of that of the worst-case (SCFF)-C-2 power-delay product. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:11 / 20
页数:10
相关论文
共 50 条
  • [32] POLARBEAR: A 28-nm FD-SOI ASIC for Decoding of Polar Codes
    Giard, Pascal
    Balatsoukas-Stimming, Alexios
    Mueller, Thomas Christoph
    Bonetti, Andrea
    Thibeault, Claude
    Gross, Warren J.
    Flatresse, Philippe
    Burg, Andreas
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2017, 7 (04) : 616 - 629
  • [33] Silicon thickness monitoring strategy for FD-SOI 28nm technology
    Cros, Antoine
    Monsieur, Frederic
    Carminati, Yann
    Normandon, Philippe
    Petit, David
    Arnaud, Franck
    Rosa, Julien
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS 2015), 2015, : 65 - 69
  • [34] Evaluation of SEU Performance of 28-nm FDSOI Flip-Flop Designs
    Wang, H. -B.
    Kauppila, J. S.
    Lilja, K.
    Bounasser, M.
    Chen, L.
    Newton, M.
    Li, Y. -Q.
    Liu, R.
    Bhuva, B. L.
    Wen, S. -J.
    Wong, R.
    Fung, R.
    Baeg, S.
    Massengill, L. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (01) : 367 - 373
  • [35] An EEG Analog Front-End Unit for Wearable Applications Implemented in 28nm FD-SOI
    Ulric Cornelio, Zayyir
    Resurreccion, Paolo
    Theresa de Leon, Maria
    Rosales, Marc
    Richard Hizon, John
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 15 - 16
  • [36] Closed-Form Analysis of Metastability Voltage in 28 nm UTBB FD-SOI CMOS Technology
    Olivera, Fabian
    Petraglia, Antonio
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [37] Extended investigation of a novel MOS device for in-situ heating in 28 nm UTBB FD-SOI CMOS technology
    Lethiecq, R.
    Bawedin, M.
    Galy, P.
    2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
  • [38] Design of Dickson Rectifier for RF Energy Harvesting in 28 nm FD-SOI technology
    Awad, M.
    Benech, P.
    Duchamp, J-M
    2018 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2018, : 129 - 132
  • [39] Advanced Si/SiGe HBT architecture for 28-nm FD-SOI BiCMOS
    Vu, V. T.
    Celi, D.
    Zimmer, T.
    Fregonese, S.
    Chevalier, P.
    2016 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2016, : 64 - 67
  • [40] A fully differential OTA with dynamic offset cancellation in 28 nm FD-SOI process
    Jaworski, Zbigniew
    ELECTRON TECHNOLOGY CONFERENCE 2016, 2016, 10175