Extended Exploration of Low Granularity Back Biasing Control in 28nm UTBB FD-SOI Technology

被引:0
|
作者
Taco, Ramiro [1 ]
Levi, Itamar [2 ]
Lanuzza, Marco [1 ]
Fish, Alexander [2 ]
机构
[1] Univ Calabria, Dept Comp Sci Modeling Elect & Syst Engn, Arcavacata Di Rende, Italy
[2] Bar Ilan Univ, Dept Elect Engn, Ramat Gan, Israel
关键词
dynamic body biasing; 28nm UTBB FD-SOI; low voltage design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, we proposed a low-granularity back-bias control technique [1] optimized for the ultra-thin body and box (UTBB) fully-depleted silicon-on-insulator (FD-SOI) technology. The technique was preliminary evaluated through the design of a low-voltage 8-bit ripple carry adder (RCA), showing very competitive energy and delay values. In this paper, the characteristics of the low-granularity back-biasing control are explored considering as benchmarks basic logic gates as well as adders with different bit lengths. All the designed circuits were compared to their equivalent dynamic threshold voltage MOSFET (DTMOS) and conventional CMOS designs. The higher efficiency of low granularity body bias control is emphasized by the single well layout strategy, offered by the 28 nm UTBB FD-SOI technology, thus leading our approach to achieve competitive silicon area occupancy along with significant performance and energy improvements. More precisely, post-layout simulations have demonstrated that circuits designed according the suggested strategy, can achieve a delay reduction of 33% compared to conventional CMOS designs, whereas the energy consumption can be reduced down to 46% compared to DTMOS solutions, for a supply voltage of 0.4V. These results were obtained while maintaining robustness against process and temperature variations.
引用
收藏
页码:41 / 44
页数:4
相关论文
共 50 条
  • [1] Exploring back biasing opportunities in 28nm UTBB FD-SOI technology for subthreshold digital design
    Taco, Ramiro
    Levi, Itamar
    Fish, Alex
    Lanuzza, Marco
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [2] 280mV Sense Amplifier Designed in 28nm UTBB FD-SOI Technology Using Back-Biasing Control
    Feki, Anis
    Turgis, David
    Lafont, Jean Christophe
    Allard, Bruno
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [3] Experimental Model of Adaptive Body Biasing for Energy Efficiency in 28nm UTBB FD-SOI
    Cochet, Martin
    Pelloux-Prayer, Bertrand
    Saligane, Mehdi
    Clerc, Sylvain
    Roche, Philippe
    Autran, Jean-Luc
    Sylvester, Dennis
    2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [4] Low voltage Ripple Carry Adder with low-Granularity Dynamic Forward Back-Biasing in 28 nm UTBB FD-SOI
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [5] Comparative evaluation of Body Biasing and Voltage Scaling for Low-Power Design on 28nm UTBB FD-SOI Technology
    Gomez, Ricardo Gomez
    Bano, Edwige
    Clerc, Sylvain
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [6] Ultra-Low Voltage Datapath Blocks in 28nm UTBB FD-SOI
    Reyserhove, Hans
    Reynders, Nele
    Dehaene, Wim
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 49 - 52
  • [7] DTMOS Power Switch in 28 nm UTBB FD-SOI Technology
    Le Coz, J.
    Pelloux-Prayer, B.
    Giraud, B.
    Giner, F.
    Flatresse, P.
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [8] Optimal asymmetrical back plane biasing for energy efficient digital circuits in 28 nm UTBB FD-SOI
    Veirano, Francisco
    Naviner, Lirida
    Silveira, Fernando
    INTEGRATION-THE VLSI JOURNAL, 2019, 65 : 211 - 218
  • [9] Performance analysis of multi-VT design solutions in 28nm UTBB FD-SOI technology
    Pelloux-Prayer, Bertrand
    Blagojevic, Milovan
    Haendler, Sebastien
    Valentian, Alexandre
    Amara, Amara
    Flatresse, Philippe
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [10] GDNMOS and GDBIMOS devices for ESD protection in 28nm thin film UTBB FD-SOI technology
    De Conti, Louise
    Cristoloveanu, Sorin
    Vinet, Maud
    Galy, Philippe
    2018 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2018, : 73 - 76