Extended Exploration of Low Granularity Back Biasing Control in 28nm UTBB FD-SOI Technology

被引:0
|
作者
Taco, Ramiro [1 ]
Levi, Itamar [2 ]
Lanuzza, Marco [1 ]
Fish, Alexander [2 ]
机构
[1] Univ Calabria, Dept Comp Sci Modeling Elect & Syst Engn, Arcavacata Di Rende, Italy
[2] Bar Ilan Univ, Dept Elect Engn, Ramat Gan, Israel
关键词
dynamic body biasing; 28nm UTBB FD-SOI; low voltage design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, we proposed a low-granularity back-bias control technique [1] optimized for the ultra-thin body and box (UTBB) fully-depleted silicon-on-insulator (FD-SOI) technology. The technique was preliminary evaluated through the design of a low-voltage 8-bit ripple carry adder (RCA), showing very competitive energy and delay values. In this paper, the characteristics of the low-granularity back-biasing control are explored considering as benchmarks basic logic gates as well as adders with different bit lengths. All the designed circuits were compared to their equivalent dynamic threshold voltage MOSFET (DTMOS) and conventional CMOS designs. The higher efficiency of low granularity body bias control is emphasized by the single well layout strategy, offered by the 28 nm UTBB FD-SOI technology, thus leading our approach to achieve competitive silicon area occupancy along with significant performance and energy improvements. More precisely, post-layout simulations have demonstrated that circuits designed according the suggested strategy, can achieve a delay reduction of 33% compared to conventional CMOS designs, whereas the energy consumption can be reduced down to 46% compared to DTMOS solutions, for a supply voltage of 0.4V. These results were obtained while maintaining robustness against process and temperature variations.
引用
收藏
页码:41 / 44
页数:4
相关论文
共 50 条
  • [32] Temperature and Process-Aware Performance Monitoring and Compensation for an ULP Multi-Core Cluster in 28nm UTBB FD-SOI Technology
    Di Mauro, Alfio
    Rossi, Davide
    Pullini, Antonio
    Flatresse, Phillipe
    Benini, Luca
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [33] From 1.8V to 0.19V voltage bias on analog spiking neuron in 28nm UTBB FD-SOI technology
    Cincon, V
    Vatajelu, E., I
    Anghel, L.
    Galy, Ph
    2020 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2020,
  • [34] Closed-Form Analysis of Metastability Voltage in 28-nm UTBB FD-SOI CMOS Technology
    Olivera, Fabian
    Petraglia, Antonio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) : 625 - 629
  • [35] Impact of Random Telegraph Signals on 6T High-Density SRAM in 28nm UTBB FD-SOI
    Akyel, Kaya Can
    Ciampolini, Lorenzo
    Thomas, Olivier
    Turgis, David
    Ghibaudo, Gerard
    PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 94 - 97
  • [36] Independent Body-Biasing of P-N Transistors in an 28nm UTBB FD-SOI ULP Near-Threshold Multi-Core Cluster
    Di Mauro, Alfio
    Rossi, Davide
    Pullini, Antonio
    Flatresse, Philippe
    Benini, Luca
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [37] Towards Fully Integrated 28nm UTBB FD-SOI IoT Node: the sub-50μW RF Receiver
    Martineau, B.
    Jany, C.
    Todeschini, F.
    Morche, D.
    Mercier, E.
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [38] Two mm-Wave VCOs in 28-nm UTBB FD-SOI CMOS
    Forsberg, Therese
    Wernehag, Johan
    Nejdel, Anders
    Sjoland, Henrik
    Tormanen, Markus
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (05) : 509 - 511
  • [39] In-situ heater for thermal assist recovery of MOS devices in 28 nm UTBB FD-SOI CMOS technology
    Galy, P.
    Lethiecq, R.
    Bawedin, M.
    SOLID-STATE ELECTRONICS, 2020, 168
  • [40] Impact of Back Gate Biasing Schemes on Energy and Robustness of ULV Logic in 28nm UTBB FDSOI Technology
    de Streel, Guerric
    Bol, David
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 255 - 260