Extended Exploration of Low Granularity Back Biasing Control in 28nm UTBB FD-SOI Technology

被引:0
|
作者
Taco, Ramiro [1 ]
Levi, Itamar [2 ]
Lanuzza, Marco [1 ]
Fish, Alexander [2 ]
机构
[1] Univ Calabria, Dept Comp Sci Modeling Elect & Syst Engn, Arcavacata Di Rende, Italy
[2] Bar Ilan Univ, Dept Elect Engn, Ramat Gan, Israel
关键词
dynamic body biasing; 28nm UTBB FD-SOI; low voltage design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, we proposed a low-granularity back-bias control technique [1] optimized for the ultra-thin body and box (UTBB) fully-depleted silicon-on-insulator (FD-SOI) technology. The technique was preliminary evaluated through the design of a low-voltage 8-bit ripple carry adder (RCA), showing very competitive energy and delay values. In this paper, the characteristics of the low-granularity back-biasing control are explored considering as benchmarks basic logic gates as well as adders with different bit lengths. All the designed circuits were compared to their equivalent dynamic threshold voltage MOSFET (DTMOS) and conventional CMOS designs. The higher efficiency of low granularity body bias control is emphasized by the single well layout strategy, offered by the 28 nm UTBB FD-SOI technology, thus leading our approach to achieve competitive silicon area occupancy along with significant performance and energy improvements. More precisely, post-layout simulations have demonstrated that circuits designed according the suggested strategy, can achieve a delay reduction of 33% compared to conventional CMOS designs, whereas the energy consumption can be reduced down to 46% compared to DTMOS solutions, for a supply voltage of 0.4V. These results were obtained while maintaining robustness against process and temperature variations.
引用
收藏
页码:41 / 44
页数:4
相关论文
共 50 条
  • [41] Impact of Back Gate Biasing Schemes on Energy and Robustness of ULV Logic in 28nm UTBB FDSOI Technology
    de Streel, Guerric
    Bol, David
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 255 - 260
  • [42] Impact of Aging Degradation on Heavy-Ion SEU Response of 28-nm UTBB FD-SOI Technology
    Mahmoud, M. Mounir
    Prinzie, J.
    Soderstrom, D.
    Niskanen, K.
    Pouget, V
    Cathelin, A.
    Clerc, S.
    Leroux, P.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (08) : 1865 - 1875
  • [43] Low Voltage LNA Implementations in 28 nm FD-SOI Technology for GNSS Applications
    Halauko, Aleh
    Borejko, Tomasz
    Pleskacz, Witold A.
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 354 - 358
  • [44] Thin film BIMOS transistor for low-power spiking neuron design in 28nm FD-SOI CMOS technology
    Galy, Philippe
    Bedecarrats, Thomas
    Fenouillet-Beranger, Claire
    Cristoloveanu, Sorin
    2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
  • [45] An Ultra-Low Power Dual-Ring Factorial Delay Locked Loop in 28nm FD-SOI technology
    Hoang, Khoa
    Deval, Yann
    Rivet, Francois
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 557 - 559
  • [46] Embedded PCM macro for automotive-grade microcontroller in 28nm FD-SOI
    Disegni, F.
    Annunziata, R.
    Molgora, A.
    Campardo, G.
    Cappelletti, P.
    Zuliani, P.
    Ferreira, P.
    Ventre, A.
    Castagna, G.
    Cathelin, A.
    Gandolfo, A.
    Goller, F.
    Malhi, S.
    Manfre, D.
    Maurelli, A.
    Torti, C.
    Arnaud, F.
    Carfi, M.
    Perroni, M.
    Caruso, M.
    Pezzini, S.
    Piazza, G.
    Weber, O.
    Peri, M.
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C204 - C205
  • [47] A Reconfigurable 2.4GHz Power Amplifier for Polar Transmitters in 28nm FD-SOI CMOS technology
    Gkoutis, Panagiotis
    Kolios, Vasilis
    Kalivas, Grigorios
    2019 27TH TELECOMMUNICATIONS FORUM (TELFOR 2019), 2019, : 474 - 477
  • [48] 28nm超薄体FD-SOI高温输出电流特性研究
    张颢译
    曾传滨
    李晓静
    闫薇薇
    倪涛
    高林春
    罗家俊
    赵发展
    韩郑生
    微电子学与计算机, 2021, 38 (12) : 75 - 79
  • [49] A 0.5V VMIN 6T SRAM in 28nm UTBB FD-SOI Technology Using Compensated WLUD Scheme with Zero Performance Loss
    Kumar, Ashish
    Visweswaran, G. S.
    Kumar, Vinay
    Saha, Kaushik
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 191 - 195
  • [50] A 30 GHz Low Power & High Gain Low Noise Amplifier with Gm-boosting in 28nm FD-SOI CMOS Technology
    Konidas, Georgios
    Gkoutis, Panagiotis
    Kolios, Vasilis
    Kalivas, Grigorios
    2019 8TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2019,