Degradation of Memory Retention Characteristics in DRAM Chip by Si Thinning for 3-D Integration

被引:20
|
作者
Lee, Kangwook [1 ]
Tanikawa, Seiya [2 ]
Murugesan, Mariappine [1 ]
Naganuma, Hideki [2 ]
Shimamoto, Haro
Fukushima, Takafumi [1 ]
Tanaka, Tetsu [2 ]
Koyanagi, Mitsumasa [1 ]
机构
[1] Tohoku Univ, New Ind Creat Hatchery Ctr, Sendai, Miyagi 9808579, Japan
[2] Tohoku Univ, Dept Bioengn & Robot, Sendai, Miyagi 9808579, Japan
关键词
3-D DRAM; mechanical strength; retention time; Si Young's modulus;
D O I
10.1109/LED.2013.2265336
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Young's modulus (E) of Si substrate begin to noticeably decrease below 50-mu m thickness. The Young's modulus in 30-mu m thick Si substrate decreased by 30% compared to the modulus of 50-mu m thickness. In 30-mu m thick Si substrate, the lattice structure of Si atom is highly distorted. Large distortion of the lattice structure induces the Young's modulus reduction, consequently weakens the mechanical strength. A DRAM chip of 200-mu m thickness is bonded to a Si interposer and thinned down to 50/40/30/20-mu m thickness, respectively. The retention characteristics of DRAM cell are degraded depending on the decreasing of the chip thickness, especially dramatically degraded below 50-mu m thickness. The retention time of DRAM cell in the 20-mu m thick chip is shortened by similar to 40% compared to the 50-mu m thick chip, regardless of the well structure (triple-well, twin-well). The distortion of the lattice structure in the thin chip effects carrier recombination rates, consequently a shortening retention time of DRAM cell.
引用
收藏
页码:1038 / 1040
页数:3
相关论文
共 50 条
  • [21] A 3-D Cache With Ultra-Wide Data Bus for 3-D Processor-Memory Integration
    Zia, Aamir
    Jacob, Philip
    Kim, Jin-Woo
    Chu, Michael
    Kraft, Russell P.
    McDonald, John F.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (06) : 967 - 977
  • [22] A COTS-Based Novel 3-D DRAM Memory Cube Architecture for Space Applications
    Agnesina, Anthony
    Yamaguchi, James
    Krutzik, Christian
    Carson, John
    Yang-Scharlotta, Jean
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (09) : 2055 - 2068
  • [23] 3-D Thin Chip Integration Technology - from Technology Development to Application
    Fritzsch, T.
    Mrossko, R.
    Baumgartner, T.
    Toepper, M.
    Klein, M.
    Wolf, J.
    Wunderle, B.
    Reichl, H.
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 138 - +
  • [24] A PARALLEL THINNING ALGORITHM FOR 3-D PICTURES
    TSAO, YF
    FU, KS
    [J]. COMPUTER GRAPHICS AND IMAGE PROCESSING, 1981, 17 (04): : 315 - 331
  • [25] Analysis of Propagation Delay in 3-D Stacked DRAM
    Kannan, Sukeshwar
    Kim, Bruce
    Cho, Sang-Bock
    Ahn, Byoungchul
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1839 - 1842
  • [26] Electrostatic Discharge (ESD) and Latchup in 3-D Memory and System on Chip Applications
    Voldman, Steven H.
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 788 - 790
  • [27] A Customized Design of DRAM Controller for On-Chip 3D DRAM Stacking
    Zhang, Tao
    Wang, Kui
    Feng, Yi
    Song, Xiaodi
    Duan, Lian
    Xie, Yuan
    Cheng, Xu
    Lin, Youn-Long
    [J]. IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [28] Integration of a 3-D Capacitor into a Logic Interconnect Stack for High performance Embedded DRAM SoC Technology
    Brain, R.
    Bisnik, N.
    Chen, H. -P.
    Neulinger, J.
    Lindert, N.
    Peach, J.
    Rockford, L.
    Wang, Y.
    Zhang, K.
    [J]. 2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 299 - 301
  • [29] Exploration and Optimization of 3-D Integrated DRAM Subsystems
    Weis, Christian
    Loi, Igor
    Benini, Luca
    Wehn, Norbert
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 597 - 610
  • [30] Processor and DRAM Integration by TSV-Based 3-D Stacking for Power-Aware SOCs
    Chen, Shin-Shiun
    Hsu, Chun-Kai
    Shih, Hsiu-Chuan
    Yeh, Jen-Chieh
    Wu, Cheng-Wen
    [J]. 2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 429 - 434